

# 

# **VIPA System 300S**



SPEED7 - CPU | 317-2AJ12 | Manual

HB140E\_CPU | RE\_317-2AJ12 | Rev. 09/45 November 2009



#### Copyright © VIPA GmbH. All Rights Reserved.

This document contains proprietary information of VIPA and is not to be disclosed or used except in accordance with applicable agreements.

This material is protected by the copyright laws. It may not be reproduced, distributed, or altered in any fashion by any entity (either internal or external to VIPA), except in accordance with applicable agreements, contracts or licensing, without the express written consent of VIPA and the business management owner of the material.

For permission to reproduce or distribute, please contact: VIPA, Gesellschaft für Visualisierung und Prozessautomatisierung mbH Ohmstraße 4, D-91074 Herzogenaurach,Germany Tel.: +49 (91 32) 744 -0 Fax.: +49 9132 744 1864 EMail: info@vipa.de http://www.vipa.de

#### Note

Every effort has been made to ensure that the information contained in this document was complete and accurate at the time of publishing. Nevertheless, the authors retain the right to modify the information. This customer document describes all the hardware units and functions known at the present time. Descriptions may be included for units which are not present at the customer site. The exact scope of delivery is described in the respective purchase contract.

#### **CE Conformity**

Hereby, VIPA GmbH declares that the products and systems are in compliance with the essential requirements and other relevant provisions of the following directives:

- 2004/108/EC Electromagnetic Compatibility Directive
- 2006/95/EC Low Voltage Directive

Conformity is indicated by the CE marking affixed to the product.

#### **Conformity Information**

For more information regarding CE marking and Declaration of Conformity (DoC), please contact your local VIPA customer service organization.

#### Trademarks

VIPA, SLIO, System 100V, System 200V, System 300V, System 300S, System 400V, System 500S and Commander Compact are registered trademarks of VIPA Gesellschaft für Visualisierung und Prozessautomatisierung mbH.

SPEED7 is a registered trademark of profichip GmbH.

SIMATIC, STEP, SINEC, S7-300 and S7-400 are registered trademarks of Siemens AG.

Microsoft und Windows are registered trademarks of Microsoft Inc., USA.

Portable Document Format (PDF) and Postscript are registered trademarks of Adobe Systems, Inc.

All other trademarks, logos and service or product marks specified herein are owned by their respective companies.

#### Information product support

Contact your local VIPA Customer Service Organization representative if you wish to report errors or questions regarding the contents of this document. If you are unable to locate a customer service center, contact VIPA as follows:

VIPA GmbH, Ohmstraße 4, 91074 Herzogenaurach, Germany

Telefax:+49 9132 744 1204 EMail: documentation@vipa.de

#### **Technical support**

Contact your local VIPA Customer Service Organization representative if you encounter problems with the product or have questions regarding the product. If you are unable to locate a customer service center, contact VIPA as follows:

VIPA GmbH, Ohmstraße 4, 91074 Herzogenaurach, Germany

Telephone: +49 9132 744 1150/1180 (Hotline) EMail: support@vipa.de

# Contents

| About this manual                                            |      |
|--------------------------------------------------------------|------|
| Safety information                                           |      |
| Chapter 1 Basics                                             | 1-1  |
| Safety Information for Users                                 |      |
| General description of the System 300                        |      |
| Operating structure of a CPU                                 |      |
| CPU 317SE/DPM                                                |      |
| Chapter 2 Assembly and installation guidelines               |      |
| Overview                                                     |      |
| Installation dimensions                                      | 2-3  |
| Assembly Standard bus                                        | 2-4  |
| Assembly SPEED-Bus                                           |      |
| Cabling                                                      |      |
| Installation guidelines                                      | 2-11 |
| Chapter 3 Hardware description                               |      |
| Properties                                                   |      |
| Structure                                                    |      |
| Components                                                   |      |
| Technical data                                               |      |
| Chapter 4 Deployment CPU 317SE/DPM                           |      |
| Assembly Standard bus                                        |      |
| Assembly SPEED-Bus                                           |      |
| Start-up behavior                                            |      |
| Addressing                                                   |      |
| Initialization Ethernet PG/OP channel                        |      |
| Access to the internal Web page                              |      |
| Project engineering                                          |      |
| Setting standard CPU parameters                              |      |
| Setting VIPA specific CPU parameters                         |      |
| Parameterization of modules                                  |      |
| Project transfer                                             |      |
| Operating modes                                              |      |
| Overall reset                                                |      |
| Firmware update                                              |      |
| Factory reset                                                |      |
| Memory extension with MCC                                    |      |
| Extended know-how protection                                 |      |
| MMC-Cmd - Auto commands                                      |      |
| VIPA specific diagnostic entries                             |      |
| Using test functions for control and monitoring of variables |      |

| Chapter 5 Deployment PtP communication                  | 5-1  |
|---------------------------------------------------------|------|
| Fast introduction                                       |      |
| Principle of the data transfer                          | 5-3  |
| Deployment of RS485 interface for PtP                   |      |
| Parameterization                                        | 5-6  |
| Communication                                           |      |
| Protocols and procedures                                | 5-15 |
| Modbus - Function codes                                 | 5-19 |
| Modbus – Example communication                          | 5-23 |
| Chapter 6 Deployment Profibus communication             | 6-1  |
| Overview                                                | 6-2  |
| Project engineering CPU with integrated Profibus master | 6-3  |
| Deployment as Profibus DP slave                         | 6-5  |
| Profibus installation guidelines                        | 6-7  |
| Commissioning and Start-up behavior                     | 6-10 |
| Chapter 7 WinPLC7                                       | 7-1  |
| System presentation                                     | 7-2  |
| Installation                                            | 7-3  |
| Example project engineering                             | 7-4  |
| Appendix                                                |      |
| Index                                                   | A-1  |

# About this manual

This manual describes the System 300S SPEED7 CPU 317SE/DPM from VIPA. Here you may find every information for commissioning and operation.

#### Overview Chapter 1: Principles

This Basics contain hints for the usage and information about the project engineering of a SPEED7 system from VIPA.

General information about the System 300S like dimensions and environment conditions will also be found.

#### Chapter 2: Assembly and installation guidelines

In this chapter you will find all information, required for the installation and the cabling of a process control with the components of the System 300 with a CPU 317SE/DPM.

#### Chapter 3: Hardware description

Here the hardware components of the CPU 317SE/DPM are described. The technical data are at the end of the chapter.

#### Chapter 4: Deployment CPU 317SE/DPM

This chapter describes the employment of a CPU 317SE/DPM with SPEED7 technology in the System 300. The description refers directly to the CPU and to the employment in connection with peripheral modules that are mounted on a profile rail together with the CPU at the standard bus.

#### Chapter 5: Deployment PtP communication

Content of this chapter is the employment of the RS485 slot for serial PtP communication. Here you'll find all information about the protocols, the activation and project engineering of the interface which are necessary for the serial communication using the RS485 interface.

#### Chapter 6: Deployment Profibus communication

Content of this chapter is the deployment of the CPU 317SE/DPM with Profibus. After a short overview the project engineering and parameterization of a CPU 317SE/DPM with integrated Profibus-Part from VIPA is shown. Further you get information about usage as DP master and DP slave of the Profibus part. The chapter is ending with notes to Commissioning and Start-up behavior.

#### Chapter 7: WinPLC7

In this chapter the programming and simulation software WinPLC7 from VIPA is presented. WinPLC7 is suited for every with Siemens STEP<sup>®</sup>7 programmable PLC.

Besides the system presentation and installation here the basics for using the software is explained with a sample project.

More information concerning the usage of WinPLC7 may be found in the online help respectively in the online documentation of WinPLC7.

This manual describes the System 300S SPEED7 CPU 317SE/DPM from **Objective and** VIPA. It contains a description of the construction, project implementation contents and usage. This manual is part of the documentation package with order number HB140E\_CPU and relevant for: Product Order number as of state: CPU-FW DPM-FW CPU-HW CPU 317SE/DPM VIPA 317-2AJ12 V343 01 V312 **Target audience** The manual is targeted at users who have a background in automation technology. Structure of the The manual consists of chapters. Every chapter provides a self-contained description of a specific topic. manual Guide to the The following guides are available in the manual: document • an overall table of contents at the beginning of the manual an overview of the topics for every chapter • an index at the end of the manual. The manual is available in: **Availability**  printed form, on paper • in electronic form as PDF-file (Adobe Acrobat Reader) lcons Important passages in the text are highlighted by following icons and Headings headings: Danger! Immediate or likely danger. Personal injury is possible. Attention! Damages to property is likely if these warnings are not heeded. Note!

Supplementary information and useful tips.

# **Safety information**

Applications conforming with specifications The SPEED7 CPU is constructed and produced for:

- all VIPA System 300 components
- communication and process control
- general control and automation applications
- industrial applications
- operation within the environmental conditions specified in the technical data
- installation into a cubicle



### Danger!

This device is not certified for applications in

• in explosive environments (EX-zone)

Documentation

The manual must be available to all personnel in the

- project design department
- installation department
- commissioning
- operation



# The following conditions must be met before using or commissioning the components described in this manual:

- Modification to the process control system should only be carried out when the system has been disconnected from power!
- Installation and modifications only by properly trained personnel
- The national rules and regulations of the respective country must be satisfied (installation, safety, EMC ...)

Disposal

National rules and regulations apply to the disposal of the unit!

# Chapter 1 Basics

**Overview** This Basics contain hints for the usage and information about the project engineering of a SPEED7 system from VIPA. General information about the System 300S like dimensions and

General information about the System 300S like dimensions and environment conditions will also be found.

| Content | Торіс       |                              | Page |
|---------|-------------|------------------------------|------|
|         | Chapter 1   | Basics                       |      |
|         | Safety Info | ormation for Users           |      |
|         | General d   | escription of the System 300 | 1-3  |
|         | Operating   | structure of a CPU           |      |
|         | CPU 3175    | SE/DPM                       |      |

# Safety Information for Users

Handling of electrostatic sensitive modules VIPA modules make use of highly integrated components in MOS-Technology. These components are extremely sensitive to over-voltages that can occur during electrostatic discharges.

The following symbol is attached to modules that can be destroyed by electrostatic discharges.



The Symbol is located on the module, the module rack or on packing material and it indicates the presence of electrostatic sensitive equipment.

It is possible that electrostatic sensitive equipment is destroyed by energies and voltages that are far less than the human threshold of perception. These voltages can occur where persons do not discharge themselves before handling electrostatic sensitive modules and they can damage components thereby, causing the module to become inoperable or unusable.

Modules that have been damaged by electrostatic discharges can fail after a temperature change, mechanical shock or changes in the electrical load.

Only the consequent implementation of protection devices and meticulous attention to the applicable rules and regulations for handling the respective equipment can prevent failures of electrostatic sensitive modules.

Modules must be shipped in the original packing material.

Shipping of electrostatic sensitive modules

Measurements and alterations on electrostatic sensitive modules When you are conducting measurements on electrostatic sensitive modules you should take the following precautions:

- Floating instruments must be discharged before use.
- Instruments must be grounded.

Modifying electrostatic sensitive modules you should only use soldering irons with grounded tips.



#### Attention!

Personnel and instruments should be grounded when working on electrostatic sensitive modules.

# **General description of the System 300**

**The System 300** The System 300 is a modular automation system for middle and high performance needs, that you can use either central or decentral. The single modules are directly clipped to the profile rail and are connected together with the help of bus clips at the backside.

The CPUs of the System 300 are instruction set compatible to S7-300 from Siemens.

System 300VVIPA differentiates between System 300V and System 300S.System 300SSystem 300V

System 300V

The System 300V allows you to resolve automation tasks central and decentral. The single modules of the System 300V from VIPA are similar in construction to Siemens. Due to the compatible backplane bus, the modules from VIPA and Siemens can be mixed.

• System 300S

The System 300S extends the central area with high-speed CPUs that have the integrated SPEED7 chip. Additionally some CPU's have got a parallel SPEED-Bus that allows the modular connection of fast peripheral modules like IOs or bus master.



# **Manual overview** This manual describes a CPU from the System 300S with integrated SPEED7 technology and SPEED-Bus to connect the SPEED-Bus peripheral modules from VIPA.

The description of the System 300V CPU 31x and the concerning peripheral modules like digital and analog in-/output modules, power supplies and bus coupler is to find in the HB 130.

# **Operating structure of a CPU**

| General                        | The CPU contains a standard processor with internal program memory. In combination with integrated SPEED7 technology and SPEED-Bus, the unit provides a powerful solution for process automation applications within the System 300S family.<br>A CPU supports the following modes of operation:                                                                                           |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | cyclic operation                                                                                                                                                                                                                                                                                                                                                                           |
|                                | <ul><li>timer processing</li><li>alarm controlled operation</li></ul>                                                                                                                                                                                                                                                                                                                      |
|                                | <ul> <li>priority based processing</li> </ul>                                                                                                                                                                                                                                                                                                                                              |
|                                | • phoney based processing                                                                                                                                                                                                                                                                                                                                                                  |
| Cyclic processing              | <b>Cyclic</b> processing represents the major portion of all the processes that are executed in the CPU. Identical sequences of operations are repeated in a never-ending cycle.                                                                                                                                                                                                           |
| Timer processing               | Where a process requires control signals at constant intervals you can initiate certain operations based upon a <b>timer</b> , e.g. not critical monitoring functions at one-second intervals.                                                                                                                                                                                             |
| Alarm controlled<br>processing | If a process signal requires a quick response you would allocate this signal to an <b>alarm controlled</b> procedure. An alarm can activate a procedure in your program.                                                                                                                                                                                                                   |
| Priority based<br>processing   | The above processes are handled by the CPU in accordance with their <b>priority</b> . Since a timer or an alarm event requires a quick reaction, the CPU will interrupt the cyclic processing when these high-priority events occur to react to the event. Cyclic processing will resume, once the reaction has been processed. This means that cyclic processing has the lowest priority. |

| Applications                   | <ul><li>The program that is present in every CPU is divided as follows:</li><li>System routine</li><li>User application</li></ul>                                                                                                                                                                                                                                                                                                                        |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System routine                 | The system routine organizes all those functions and procedures of the CPU that are not related to a specific control application.                                                                                                                                                                                                                                                                                                                       |
| User application               | This consists of all the functions that are required for the processing of a specific control application. The operating modules provide the interfaces to the system routines.                                                                                                                                                                                                                                                                          |
| Operands                       | <ul> <li>The following series of operands is available for programming the CPU:</li> <li>Process image and periphery</li> <li>Bit memory</li> <li>Timers and counters</li> <li>Data blocks</li> </ul>                                                                                                                                                                                                                                                    |
| Process image<br>and periphery | <ul> <li>The user application can quickly access the process image of the inputs and outputs PAA/PAE. You may manipulate the following types of data:</li> <li>individual Bits</li> <li>Bytes</li> <li>Words</li> <li>Double words</li> </ul> You may also gain direct access to peripheral modules via the bus from user application. The following types of data are available: <ul> <li>Bytes</li> <li>Words</li> <li>Bytes</li> <li>Botes</li> </ul> |

**Bit Memory** The bit memory is an area of memory that is accessible by means of certain operations. Bit memory is intended to store frequently used working data.

You may access the following types of data:

- individual Bits
- Bytes
- Words
- Double words

# Timers and<br/>countersIn your program you may load cells of the timer with a value between 10ms<br/>and 9990s. As soon as the user application executes a start-operation, the<br/>value of this timer is decremented by the interval that you have specified<br/>until it reaches zero.

You may load counter cells with an initial value (max. 999) and increment or decrement these when required.

**Data Blocks** A data block contains constants or variables in the form of bytes, words or double words. You may always access the current data block by means of operands.

You may access the following types of data:

- individual Bits
- Bytes
- Words
- Double words

# CPU 317SE/DPM

**Overview** The CPU 317SE/DPM bases upon the SPEED7 technology. This supports the CPU at programming and communication by means of co-processors that causes a power improvement for highest needs.

The SPEED7-CPU is provided with a parallel SPEED-Bus that enables the additional connection of up to 10 modules from the SPEED-Bus periphery. While the standard peripheral modules are plugged-in at the right side of the CPU, the SPEED bus peripheral modules are connected via a SPEED-Bus bus connector at the left side of the CPU.



The SPEED7 CPUs from VIPA are instruction compatible to the programming language STEP<sup>®</sup>7 from Siemens and may be programmed via WinPLC7 from VIPA or via the Siemens SIMATIC Manager. Here the instruction set of the S7-400 from Siemens is used.

Modules and CPUs of the System 300 from VIPA and Siemens may be used at the "Standard" bus as a mixed configuration.

The user application is stored in the battery buffered RAM or on an additionally pluggable MMC storage module.

The CPU is configured as CPU 318-2 (6ES7 318-2AJ00-0AB0/V3.0) from Siemens.







# Note!

Please do always use the **CPU 318-2 (6ES7 318-2AJ00-0AB0/V3.0)** from Siemens of the hardware catalog to project a SPEED7-CPU from VIPA. For the project engineering, a thorough knowledge of the Siemens SIMATIC Manager and the hardware configurator from Siemens is required!

MemoryThe CPU has a work memory of about 2Mbyte. During program run the<br/>work memory is divided into 50% for program and 50% for data.There is the possibility to expand the work memory to max. 8Mbyte. The<br/>size of the *load memory* is fixed at 8Mbyte.

| SPEED-Bus                               | The SPEED-Bus is a 32bit parallel bus developed from VIPA with a maximum data rate of 40Mbyte/s. Via the SPEED-Bus you may connect up to 10 SPEED-Bus modules to your CPU 317SE/DPM.<br>In opposite to the "standard" backplane bus where the modules are plugged-in at the right side of the CPU by means of single bus connectors, the modules at the SPEED-Bus are plugged-in at the left side of the CPU via a special SPEED-Bus rail.<br>VIPA delivers profile rails with integrated SPEED-Bus for 2, 6 or 10 |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         | SPEED-Bus peripheral modules with different lengths.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Integrated<br>Profibus<br>DP master     | The CPU has an integrated Profibus DP master. Via the DP master with a data range of 1kbyte for in- and output you may address up to 124 DP slaves. The project engineering takes place in WinPLC7 from VIPA or in the hardware configurator from Siemens.                                                                                                                                                                                                                                                         |
| Integrated<br>Ethernet PG/OP<br>channel | The CPU has an Ethernet interface for PG/OP communication. Via the "PLC" functions you may directly access the Ethernet PG/OP channel and program res. remote control your CPU. A max. of 4 PG/OP connections is available.                                                                                                                                                                                                                                                                                        |
|                                         | You may also access the CPU with a visualization software via these connections.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Operation Security                      | <ul> <li>Wiring by means of spring pressure connections (CageClamps) at the front connector</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                         | Core cross-section 0.082.5mm <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                         | <ul> <li>Total isolation of the wiring at module change</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                         | <ul> <li>Potential separation of all modules to the backplane bus</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                         | <ul> <li>ESD/Burst acc. IEC 61000-4-2/IEC 61000-4-4 (up to level 3)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                         | • Shock resistance acc. IEC 60068-2-6 / IEC 60068-2-27 (1G/12G)                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Environmental                           | <ul> <li>Operating temperature: 0 +60°C</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| conditions                              | <ul> <li>Storage temperature: -25 +70°C</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                         | <ul> <li>Relative humidity: 5 95% without condensation</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                         | <ul> <li>Ventilation by means of a fan is not required</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Dimensions/<br>Weight                   | <ul> <li>Dimensions of the basic enclosure:<br/>2tier width: (WxHxD) in mm: 80x125x120</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Integrated<br>power supply              | The CPU comes with an integrated power supply. The power supply is to<br>be supplied with DC 24V. By means of the supply voltage, the internal<br>electronic is supplied as well as the connected modules via backplane bus.<br>The power supply is protected against inverse polarity and overcurrent.<br>Please regard that the integrated power supply may supply the backplane                                                                                                                                 |
|                                         | bus (SPEED-Bus and Standard bus) with a sum of 5A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                         | Each SPEED-Bus rail has a slot for an external power supply. This allows                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Each SPEED-Bus rail has a slot for an external power supply. This allows you to raise the maximum current at the back plane bus for 6A.

#### Chapter 2 Assembly and installation guidelines

**Overview** In this chapter you will find all information, required for the installation and the cabling of a process control with the components of a CPU 315SET/DPM in the System 300.

#### Inhalt

| Thema        |                                      | Seite |
|--------------|--------------------------------------|-------|
| Chapter 2    | Assembly and installation guidelines | 2-1   |
| Overview     |                                      | 2-2   |
| Installation | dimensions                           | 2-3   |
| Assembly     | Standard bus                         | 2-4   |
| Assembly     | SPEED-Bus                            | 2-5   |
| Cabling      |                                      | 2-8   |
| Installation | guidelines                           | 2-11  |

# **Overview**

General

The CPU 317SE/DPM is provided with a parallel SPEED-Bus that enables the additional connection of up to 10 modules from the SPEED-Bus periphery. While the standard peripheral modules are plugged-in at the right side of the CPU, the SPEED-Bus peripheral modules are connected via a SPEED-Bus bus connector at the left side of the CPU.

VIPA delivers profile rails with integrated SPEED-Bus for 2, 6 or 10 SPEED-Bus peripheral modules with different lengths.



Serial The single modules are directly installed on a profile rail and connected via the backplane bus coupler. Before installing the modules you have to clip Standard bus the backplane bus coupler to the module from the backside. The backplane bus couplers are included in the delivery of the peripheral modules.

With SPEED-Bus the bus connection happens via a SPEED-Bus rail Parallel **SPEED-Bus** SPEED-Bus not all slots must be occupied in sequence.

SLOT 1 for additional At slot (SLOT 1 DCDC) you may plug either a SPEED-Bus module or an additional power supply.

You may assemble the System 300 horizontally, vertically or lying.

Assembly possibilities

power supply





vertical assembly



Please regard the allowed environment temperatures:

- from 0 to 60°C horizontal assembly:
  - from 0 to 40°C vertical assembly:
- lying assembly: from 0 to 40°C

integrated in the profile rail at the left side of the CPU. Due to the parallel

# Installation dimensions

| Dimensions<br>Basic enclosure | 2tier width (WxHxD) in mm: 80 x 125 x 120 |
|-------------------------------|-------------------------------------------|
| Dimensions                    |                                           |
| Installation<br>dimensions    | 125mm<br>120mm                            |

— 175mm -

# Assembly Standard bus







## Assembly possibilities

Please regard the allowed environment temperatures:

- horizontal assembly: from 0 to 60°C
- vertical assembly: from 0 to 40°C
- lying assembly: from 0 to 40°C

# If you do not deploy SPEED-Bus modules, the assembly happens with the following approach:

- Bolt the profile rail with the background (screw size: M6), so that you still have minimum 65mm space above and 40mm below the profile rail.
- If the background is a grounded metal or device plate, please look for a low-impedance connection between profile rail and background.
- Connect the profile rail with the protected earth conductor. For this purpose there is a bolt with M6-thread.
- The minimum cross-section of the cable to the protected earth conductor has to be 10mm<sup>2</sup>.
- Stick the power supply to the profile rail and pull it to the left side to the grounding bolt of the profile rail.
- Fix the power supply by screwing.
- Take a backplane bus connector and click it at the CPU from the backside like shown in the picture.
- Stick the CPU to the profile rail right from the power supply and pull it to the power supply.
- Click the CPU downwards and bolt it like shown.
- Repeat this procedure with the peripheral modules, by clicking a backplane bus connector, stick the module right from the modules you've already fixed, click it downwards and connect it with the backplane bus connector of the last module and bolt it.



# Danger!

- The power supplies must be released before installation and repair tasks, i.e. before handling with the power supply or with the cabling you must disconnect current/voltage (pull plug, at fixed connection switch off the concerning fuse)!
- Installation and modifications only by properly trained personnel!

# **Assembly SPEED-Bus**

#### Pre-manufactured SPEED-Bus profile rail

For the deployment of SPEED-Bus modules, a pre-manufactured SPEED-Bus rail is required. This is available mounted on a profile rail with 2, 6 or 10 extension plug-in locations.



# Installation of the



- Bolt the profile rail with the background (screw size: M6), so that you still have minimum 65mm space above and 40mm below the profile rail.
- Please look for a low-impedance connection between profile rail and background



• Connect the profile rail with the protected earth conductor.

The minimum cross-section of the cable to the protected earth conductor has to be  $10 \text{mm}^2$ .

### **Profile rail**



| Ŧ | Order number          | SPEED-   | А      | В     | С     |
|---|-----------------------|----------|--------|-------|-------|
|   |                       | Bus slot |        |       |       |
|   | VIPA 390-1AB60        | -        | 160mm  | 140mm | 10mm  |
|   | VIPA 390-1AE80        | -        | 482mm  | 466mm | 8.3mm |
|   | VIPA 390-1AF30        | -        | 530mm  | 500mm | 15mm  |
|   | VIPA 390-1AJ30        | -        | 830mm  | 800mm | 15mm  |
|   | VIPA 390-9BC00*       | -        | 2000mm | -     | 15mm  |
|   | VIPA 391-1AF10        | 2        | 530mm  | 500mm | 15mm  |
|   | VIPA 391-1AF30        | 6        | 530mm  | 500mm | 15mm  |
|   | VIPA 391-1AF50        | 10       | 530mm  | 500mm | 15mm  |
| ¥ | * Unit pack 10 pieces |          |        |       |       |



• Dismantle the according protection flaps of the SPEED-Bus plug-in locations with a screw driver (open and pull down).

For the SPEED-Bus is a parallel bus, not all SPEED-Bus plug-in locations must be used in series. Leave the protection flap installed at an unused SPEED-Bus plug-in location.

- At deployment of a DC 24V power supply, install it at the shown position at the profile rail at the left side of the SPEED-Bus and push it to the left to the isolation bolt of the profile rail.
- Fix the power supply by screwing.
- To connect the SPEED-Bus modules, plug it between the triangular positioning helps to a plug-in location marked with "SLOT ..." and pull it down.
- Only the "SLOT1 DCDC" allows you to plug-in either a SPEED-Bus module or an additional power supply.
- Fix the modules by screwing.





- To deploy the SPEED7-CPU exclusively at the SPEED-Bus, plug it between the triangular positioning helps to the plug-in location marked with "CPU SPEED7" and pull it down.
- Fix the CPU by screwing.

Installation CPU with Standard-Bus-Modules





1 Nm

- If also standard modules shall be plugged, take a bus coupler and click it at the CPU from behind like shown in the picture.
- Plug the CPU between the triangular positioning helps to the plug-in location marked with "CPU SPEED7" and pull it down.
  - Fix the CPU by screwing.

Installation Standard-Bus-Modules



• Repeat this procedure with the peripheral modules, by clicking a backplane bus coupler, stick the module right from the modules you've already fixed, click it downwards and connect it with the backplane bus coupler of the last module and bolt it.



### Danger!

- Before installing or overhauling the System 300V, the power supplies must be disconnected from voltage (pull the plug or remove the fuse)!
- Installation and modifications only by properly trained personnel!

# Cabling

**Overview** The CPUs are exclusively delivered with CageClamp contacts. The connection of the I/O periphery happens by 40pole front screw connection.



## Danger!

- The power supplies must be released before installation and repair tasks, i.e. before handling with the power supply or with the cabling you must disconnect current/voltage (pull plug, at fixed connection switch off the concerning fuse)!
- Installation and modifications only by properly trained personnel!

# CageClamp technology (green)

For the cabling of power supply of a CPU, a green plug with CageClamp technology is deployed.

The connection clamp is realized as plug that may be clipped off carefully if it is still cabled.

Here wires with a cross-section of  $0.08 \text{mm}^2$  to  $2.5 \text{mm}^2$  may be connected. You can use flexible wires without end case as well as stiff wires.



- [1] Test point for 2mm test tip
- [2] Locking (orange) for screwdriver
- [3] Round opening for wires

The picture on the left side shows the cabling step by step from top view.

- For cabling you push the locking vertical to the inside with a suiting screwdriver and hold the screwdriver in this position.
- Insert the de-isolated wire into the round opening. You may use wires with a cross-section from 0.08mm<sup>2</sup> to 2.5mm<sup>2</sup>.
- By removing the screwdriver the wire is connected safely with the plug connector via a spring.

(2

(3)

Front connectors In the following the cabling of the two variants are shown: of the in-/output modules

| 20pole screw connection                                                                                                                                | 40pole screw connection |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|
| VIPA 392-1AJ00                                                                                                                                         | VIPA 392-1AM00          |  |
|                                                                                                                                                        |                         |  |
| Open the front flap of your I/O module.                                                                                                                |                         |  |
| Bring the front connector in cabling position.<br>For this you plug the front connector on the mode<br>connector juts out of the module and has no con |                         |  |
| De-isolate your wires. If needed, use core end ca                                                                                                      | ases.                   |  |
| Thread the included cable binder into the front connector.                                                                                             |                         |  |
| If you want to lead out your cables from the botto<br>bottom to top, res. from top to bottom, if the cabl                                              |                         |  |
| Bolt also the connection screws of not cabled scr                                                                                                      | rew clamps.             |  |
| Put the included cable binder around the cable bundle and the front connector.         0,4 0.7 Nm         0,4 0.7 Nm                                   |                         |  |
| Fix the cable binder for the cable bundle.                                                                                                             | 1                       |  |

continued ...



# Installation guidelines

| General                            | The installation guidelines contain information about the interference free deployment of System 300 systems. There is the description of the ways, interference may occur in your control, how you can make sure the electromagnetic digestibility (EMC), and how you manage the isolation.                                                                                                                                                                                                                                                                |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| What means<br>EMC?                 | Electromagnetic digestibility (EMC) means the ability of an electrical device, to function error free in an electromagnetic environment without being interferenced res. without interferencing the environment.<br>All System 300 components are developed for the deployment in hard industrial environments and fulfill high demands on the EMC. Nevertheless you should project an EMC planning before installing the components and take conceivable interference causes into account.                                                                 |
| Possible<br>interference<br>causes | <ul> <li>Electromagnetic interferences may interfere your control via different ways:</li> <li>Fields</li> <li>I/O signal conductors</li> <li>Bus system</li> <li>Current supply</li> <li>Protected earth conductor</li> </ul> Depending on the spreading medium (lead bound or lead free) and the distance to the interference cause, interferences to your control occur by means of different coupling mechanisms. One differs: <ul> <li>galvanic coupling</li> <li>capacitive coupling</li> <li>inductive coupling</li> <li>radiant coupling</li> </ul> |

**Basic rules for** In the most times it is enough to take care of some elementary rules to guarantee the EMC. Please regard the following basic rules when installing your PLC.

- Take care of a correct area-wide grounding of the inactive metal parts when installing your components.
  - Install a central connection between the ground and the protected earth conductor system.
  - Connect all inactive metal extensive and impedance-low.
  - Please try not to use aluminum parts. Aluminum is easily oxidizing and is therefore less suitable for grounding.
- When cabling, take care of the correct line routing.
  - Organize your cabling in line groups (high voltage, current supply, signal and data lines).
  - Always lay your high voltage lines and signal res. data lines in separate channels or bundles.
  - Route the signal and data lines as near as possible beside ground areas (e.g. suspension bars, metal rails, tin cabinet).
- Proof the correct fixing of the lead isolation.
  - Data lines must be laid isolated.
  - Analog lines must be laid isolated. When transmitting signals with small amplitudes the one sided laying of the isolation may be favorable.
  - Lay the line isolation extensively on an isolation/protected earth conductor rail directly after the cabinet entry and fix the isolation with cable clamps.
  - Make sure that the isolation/protected earth conductor rail is connected impedance-low with the cabinet.
  - Use metallic or metalized plug cases for isolated data lines.
- In special use cases you should appoint special EMC actions.
  - Wire all inductivities with erase links, which are not addressed by the System 300V modules.
  - For lightening cabinets you should prefer incandescent lamps and avoid luminescent lamps.
- Create a homogeneous reference potential and ground all electrical operating supplies when possible.
  - Please take care for the targeted employment of the grounding actions. The grounding of the PLC is a protection and functionality activity.
  - Connect installation parts and cabinets with the System 300V in star topology with the isolation/protected earth conductor system. So you avoid ground loops.
  - If potential differences between installation parts and cabinets occur, lay sufficiently dimensioned potential compensation lines.

Isolation of<br/>conductorsElectrical, magnetically and electromagnetic interference fields are<br/>weakened by means of an isolation, one talks of absorption.

Via the isolation rail, that is connected conductive with the rack, interference currents are shunt via cable isolation to the ground. Hereby you have to make sure, that the connection to the protected earth conductor is impedance-low, because otherwise the interference currents may appear as interference cause.

When isolating cables you have to regard the following:

- If possible, use only cables with isolation tangle.
- The hiding power of the isolation should be higher than 80%.
- Normally you should always lay the isolation of cables on both sides. Only by means of the both-sided connection of the isolation you achieve high quality interference suppression in the higher frequency area.

Only as exception you may also lay the isolation one-sided. Then you only achieve the absorption of the lower frequencies. A one-sided isolation connection may be convenient, if:

- the conduction of a potential compensating line is not possible
- analog signals (some mV res. µA) are transferred
- foil isolations (static isolations) are used.
- With data lines always use metallic or metalized plugs for serial couplings. Fix the isolation of the data line at the plug rack. Do not lay the isolation on the PIN 1 of the plug bar!
- At stationary operation it is convenient to strip the insulated cable interruption free and lay it on the isolation/protected earth conductor line.
- To fix the isolation tangles use cable clamps out of metal. The clamps must clasp the isolation extensively and have well contact.
- Lay the isolation on an isolation rail directly after the entry of the cable in the cabinet. Lead the isolation further on to the System 300V module and **don't** lay it on there again!



#### Please regard at installation!

At potential differences between the grounding points, there may be a compensation current via the isolation connected at both sides. Remedy: Potential compensation line

# Chapter 3 Hardware description

**Overview**Here the hardware components of the CPU 317SE/DPM are described.The technical data are at the end of the chapter.

# ContentTopicPageChapter 3Hardware description3-1Properties3-2Structure3-3Components3-4Technical data3-8

# **Properties**

# CPU 317SE/DPM

317-2AJ12

- SPEED7 technology and SPEED-Bus integrated
- 2Mbyte work memory integrated (50% code, 50% data)
- Memory expandable to max. 8Mbyte (50% code, 50% data)
- Load memory 8Mbyte
- Profibus DP master integrated supports DP-V0 and DP-V1
- MPI interface
- MCC slot for external memory cards and memory extension
- Status-LEDs for operating state and diagnosis
- Real-time clock battery buffered
- Ethernet PG/OP interface integrated
- RS485 interface configurable for Profibus DP master respectively PtP communication
- I/O address range digital/analog 8191byte
- 2048 timer
- 2048 counter
- 16384 flag byte



### Ordering data

| Туре      | Order number   | Description                                                       |
|-----------|----------------|-------------------------------------------------------------------|
| 317SE/DPM | VIPA 317-2AJ12 | MPI interface, card slot, real time clock, Ethernet interface for |
|           |                | PG/OP, Profibus DP master, SPEED-Bus                              |

# Structure

# CPU 317SE/DPM

317-2AJ12



- [1] LEDs of the integrated Profibus DP master
- [2] Storage media slot
- [3] LEDs of the CPU part
- [4] Operating mode switch CPU

# Folgende Komponenten befinden sich unter der Frontklappe

- [5] Twisted pair interface for Ethernet PG/OP channel
- [6] MPI interface
- [7] Profibus DP/PtP interface
- [8] Slot for DC 24V power supply

# Components

MRES

Operating mode<br/>switchWith the operating mode switch you may switch the CPU between STOP<br/>and RUN. The operating mode START-UP is driven automatically from the<br/>CPU between STOP and RUN.Image: RUN<br/>STOPRUN<br/>STOPPlacing the switch to Memory Reset (MRES), you request an overall reset<br/>with following load from MMC (project or firmware).

#### **Ethernet PG/OP channel** The RJ45 jack serves the interface to the Ethernet PG/OP channel. This interface allows you to program res. remote control your CPU, to access the internal website or to connect a visualization via up to 4 PG/OP connections. Here a transfer rate of 10Mbit at half duplex is supported. For online access to the CPU via Ethernet PG/OP channel valid IP address parameters have to be assigned to this. More may be found at chapter "Deployment CPU ..." at "Initialization Ethernet PG/OP channel".

The jack has the following assignment:

8pin RJ45 jack:



| Pin | Assignment | Pin | Assignment |
|-----|------------|-----|------------|
| 1   | Transmit + | 5   | -          |
| 2   | Transmit - | 6   | Receive -  |
| 3   | Receive +  | 7   | -          |
| 4   | -          | 8   | -          |

#### MPI interface

The MPI interface handles the data exchange between CPU and PC. Via a bus communication you may transfer applications and data between the CPUs that are connected via MPI.

For a serial transfer from your PC you normally need a MPI transducer. The MPI-slot has the following pin assignment:

| Onin | D tuno | iook: |
|------|--------|-------|
| эрт  | D-type | Jack. |

| Pin | Assignment                       |
|-----|----------------------------------|
| 1   | reserved (must not be connected) |
| 2   | M24V                             |
| 3   | RxD/TxD-P (Line B)               |
| 4   | RTS                              |
| 5   | M5V                              |
| 6   | P5V                              |
| 7   | P24V                             |
| 8   | RxD/TxD-N (Line A)               |
| 9   | n.c.                             |



**LEDs** The CPU has got one row of LEDs on the front side. The following table shows you the usage of the LEDs and the according colors:

| Label | Color  | Meaning                                    |  |  |
|-------|--------|--------------------------------------------|--|--|
| PWR   | green  | CPU part is provided with internal 5V      |  |  |
| RUN   | green  | CPU is in the operating mode RUN           |  |  |
| STOP  | yellow | CPU is in the operating mode STOP          |  |  |
| SF    | red    | On at system errors (hardware defect)      |  |  |
| FRCE  | yellow | On as soon as variables are forced (fixed) |  |  |
| MCC   | yellow | Blinks at storage media access             |  |  |
| A     | green  | Activity: on: physically connected         |  |  |
|       |        | off: no physical connection                |  |  |
|       |        | blinks: shows Ethernet activity            |  |  |
| S     | green  | Speed: on: 100Mbit                         |  |  |
|       |        | off: 10Mbit                                |  |  |



### Note!

All LEDs of the CPU are blinking three times, when accessing an invalid storage media or when it is pulled out during the reading process.

### **Power supply**



The CPU has an integrated power supply. The power supply has to be provided with DC 24V. For this serves the double DC 24V slot, that is underneath the flap.

Via the power supply not only the internal electronic is provided with voltage, but by means of the backplane bus also the connected modules. The power supply is protected against polarity inversion and overcurrent. The internal electronic is galvanically connected with the supply voltage.

Please regard that the integrated power supply may provide the backplane bus (SPEED and standard bus) with a sum of max. 5A.

Each SPEED-Bus rail has a slot for an external power supply. This allows you to raise the maximum current at the back plane bus for 6A.

| Memory     | The CPU has a <i>load memory</i> and a <i>work memory</i> . These are battery buffered. After project transfer the <i>load memory</i> contains the user program together with its system data. During operation the operation-relevant program code and the user data are copied to the <i>work memory</i> by the operating system of the CPU. |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| management | The CPU 317-2AJ12 has a <i>work memory</i> of about 2Mbyte. During program run the work memory is divided into 50% for program and 50% for data.                                                                                                                                                                                               |
|            | There is the possibility to expand the work memory to max 8Mbyte by means of a MCC memory extension card.<br>The size of the load memory is fixed at 8Mbyte.                                                                                                                                                                                   |

**Storage media slot** As external storage medium for applications and firmware you may use a MMC storage module (**M**ultimedia **c**ard) or a MCC memory extension card. The MCC can additionally be used as an external storage medium.

Both VIPA storage media are pre-formatted with the PC format FAT16 and can be accessed via a card reader. An access to the storage media always happens after an overall reset and PowerON.

**RS485 interface** with configurable functionality The CPU has an integrated RS485 interface. The functionality of this interface can be configured by the mean of the parameter "Function RS485" in the hardware configuration of the virtual SPEED-Bus.

Profibus Using the *Profibus* functionality the integrated Profibus DP master is connected to Profibus via RS485 interface. At master operation there is access to up to 124 DP slaves. For this the project engineering happens in the hardware configurator from Siemens.

For state display the CPU has a row of LEDs at its front side. Dependent on the mode of operation these give information according to the following pattern over the operating condition of the Profibus part:

| Master operation | RUN   | ERR | DE          | IF         | Meaning                                                                                                        |
|------------------|-------|-----|-------------|------------|----------------------------------------------------------------------------------------------------------------|
|                  | green | red | green       | red        |                                                                                                                |
|                  | 0     | 0   | 0           | 0          | Master has no project, this means the interface is deactivated respectively PtP is active.                     |
|                  | •     | 0   | 0           | 0          | Master has bus parameters and is in RUN without slaves.                                                        |
|                  | •     | 0   | \           | 0          | Master is in "clear" state (safety state). The inputs of the slaves may be read. The outputs are disabled.     |
|                  | •     | 0   | •           | 0          | Master is in "operate" state, this means data exchange between master and slaves. The outputs may be accessed. |
|                  | •     | •   | \<br>↓<br>↓ | 0          | At least 1 slave is missing.                                                                                   |
|                  | 0     | 0   | 0           | lacksquare | Initialization error at faulty parameterization.                                                               |
|                  | 0     | •   | 0           | •          | Waiting state for start command from CPU.                                                                      |
|                  |       |     |             |            |                                                                                                                |

| Slave operation | RUN   | ERR | DE     | IF  | Meaning                                          |
|-----------------|-------|-----|--------|-----|--------------------------------------------------|
|                 | green | red | green  | red |                                                  |
|                 | 0     | 0   | 0      | 0   | Slave has no project respectively PtP is active. |
|                 | ¢     | 0   | 0      | 0   | Slave is without master.                         |
|                 | ¢     | 0   | ¢      | 0   | Alternate flashing at configuration faults.      |
|                 | •     | 0   | •      | 0   | Slave exchanges data between master.             |
|                 | on:   |     | off: C | )   | flashing: -Ċ-                                    |

PtP functionality Using the *PtP* functionality the RS485 interface is allowed to connect via serial point-to-point connection to different source res. target systems. Here the following protocols are supported: ASCII, STX/ETX, 3964R, USS and Modbus-Master (ASCII, RTU)

RS485 interface RS485 interface of both functionalities have the same pin assignment:

| 9-pin Profibus SubD jack: |                    |  |  |  |
|---------------------------|--------------------|--|--|--|
| Pin                       | Assignment         |  |  |  |
| 1                         | shield             |  |  |  |
| 2                         | M24V               |  |  |  |
| 3                         | RxD/TxD-P (Line B) |  |  |  |
| 4                         | RTS                |  |  |  |
| 5                         | M5V                |  |  |  |
| 6                         | P5V                |  |  |  |
| 7                         | P24V               |  |  |  |
| 8                         | RxD/TxD-N (Line A) |  |  |  |
| 9                         | n.c.               |  |  |  |

# **Technical data**

| Electrical Data                      | VIPA 317-2AJ12                                             |
|--------------------------------------|------------------------------------------------------------|
| Power supply                         | DC 24V                                                     |
| Current consumption                  | max. 1.5A                                                  |
| Output current to backplane bus      | max. 5A (Standard bus + SPEED-Bus)                         |
| Status display                       | via LEDs at the front                                      |
| Work memory                          |                                                            |
| - integrated                         |                                                            |
| Code                                 | 1Mbyte                                                     |
| Data                                 | 1Mbyte                                                     |
| - expandable                         | inity to                                                   |
| Code                                 | 4Mbyte                                                     |
| Data                                 | 4Mbyte                                                     |
| Load memory                          | 8Mbyte                                                     |
| External storage media               | MMC (Memory Card), MCC memory extension card               |
| Slots / Interfaces                   |                                                            |
| MPI                                  | MPI interface                                              |
|                                      | - Transfer rate: max. 12Mbaud                              |
|                                      | - max. 32 connections                                      |
| RJ45 PG/OP channel                   | PG/OP channel with max. 4 connections                      |
| RS485                                | Configurable functionality via project engineering:        |
| 110-100                              | deactivated                                                |
|                                      | Profibus DP Communication                                  |
|                                      | - Transfer rate: 9.6kbaud to 12Mbaud                       |
|                                      | - Max. number of partners: 32 stations in every segment    |
|                                      | without repeater, with Repeater expandable to 126.         |
|                                      | - Protocol: DP-V0, DP-V1, PG/OP communication              |
|                                      | PtP Communication                                          |
|                                      | - Transfer rate: 0.15kbaud to 115.2kbaud                   |
|                                      | - Max. number of partners: ASCII, RTX/ETX, 3964R: 1        |
|                                      | Modbus: 256 Stations, USS: 64 Stations                     |
|                                      | - Protocol: ASCII, STX/ETX, 3964R, USS <sub>Master</sub> , |
|                                      | Modbus ASCII, STX/ETX, 3904R, 000 <sub>Master</sub> ,      |
| SPEED-Bus                            | Modulus Acom <sub>Master</sub> /Ar OMaster                 |
| - Data rate                          | 64Mbaud                                                    |
| - Current consumption                | 400mA                                                      |
| Battery buffer / clock               | Lithium battery, 30 days buffer / yes                      |
| Execution time CPU                   | Linnum Dallery, 30 days buildt / yes                       |
|                                      | 0.010.00                                                   |
| for bit operation, min.              | 0.010µs                                                    |
| for word operation, min.             | 0.010µs                                                    |
| for fixed-point calculation, min.    | 0.010µs                                                    |
| for floating-point calculation, min. | 0.058µs                                                    |
| Flag byte / Timer / Counter          | 16384 / 2048 / 2048<br>FBa 8102 FCa 8102                   |
| Number of blocks                     | FBs 8192, FCs 8192,                                        |
|                                      | DBs 8190                                                   |
| Measurements and Weight              |                                                            |
| Measurements (BxHxT) in mm           | 80x125x120                                                 |
| Weight in g                          | 420                                                        |

# Chapter 4 Deployment CPU 317SE/DPM

**Overview** This chapter describes the employment of a CPU 317SE/DPM with SPEED7 technology in the System 300. The description refers directly to the CPU and to the employment in connection with peripheral modules that are mounted on a profile rail together with the CPU at the standard bus or the SPEED bus.

| Content | Торіс                                                        | Page |
|---------|--------------------------------------------------------------|------|
|         | Chapter 4 Deployment CPU 317SE/DPM                           | 4-1  |
|         | Assembly Standard bus                                        |      |
|         | Assembly SPEED-Bus                                           |      |
|         | Start-up behavior                                            |      |
|         | Addressing                                                   |      |
|         | Initialization Ethernet PG/OP channel                        |      |
|         | Access to the internal Web page                              |      |
|         | Project engineering                                          |      |
|         | Setting standard CPU parameters                              |      |
|         | Setting VIPA specific CPU parameters                         |      |
|         | Parameterization of modules                                  |      |
|         | Project transfer                                             |      |
|         | Operating modes                                              |      |
|         | Overall reset                                                |      |
|         | Firmware update                                              |      |
|         | Factory reset                                                |      |
|         | Memory extension with MCC                                    |      |
|         | Extended know-how protection                                 |      |
|         | MMC-Cmd - Auto commands                                      |      |
|         | VIPA specific diagnostic entries                             | 4-51 |
|         | Using test functions for control and monitoring of variables |      |

# Assembly Standard bus







#### Assembly possibilities

Please regard the allowed environment temperatures:

- horizontal assembly: from 0 to 60°C
- vertical assembly: from 0 to 40°C
- lying assembly: from 0 to 40°C

# If you do not deploy SPEED-Bus modules, the assembly happens with the following approach:

- Bolt the profile rail with the background (screw size: M6), so that you still have minimum 65mm space above and 40mm below the profile rail.
- If the background is a grounded metal or device plate, please look for a low-impedance connection between profile rail and background.
- Connect the profile rail with the protected earth conductor. For this purpose there is a bolt with M6-thread.
- The minimum cross-section of the cable to the protected earth conductor has to be 10mm<sup>2</sup>.
- Stick the power supply to the profile rail and pull it to the left side to the grounding bolt of the profile rail.
- Fix the power supply by screwing.
- Take a backplane bus connector and click it at the CPU from the backside like shown in the picture.
- Stick the CPU to the profile rail right from the power supply and pull it to the power supply.
- Click the CPU downwards and bolt it like shown.
- Repeat this procedure with the peripheral modules, by clicking a backplane bus connector, stick the module right from the modules you've already fixed, click it downwards and connect it with the backplane bus connector of the last module and bolt it.



### Danger!

- The power supplies must be released before installation and repair tasks, i.e. before handling with the power supply or with the cabling you must disconnect current/voltage (pull plug, at fixed connection switch off the concerning fuse)!
- Installation and modifications only by properly trained personnel!

# **Assembly SPEED-Bus**

#### Pre-manufactured SPEED-Bus profile rail

For the deployment of SPEED-Bus modules, a pre-manufactured SPEED-Bus rail is required. This is available mounted on a profile rail with 2, 6 or 10 extension plug-in locations.



### Installation of the



- Bolt the profile rail with the background (screw size: M6), so that you still have minimum 65mm space above and 40mm below the profile rail.
- Please look for a low-impedance connection between profile rail and background



• Connect the profile rail with the protected earth conductor.

The minimum cross-section of the cable to the protected earth conductor has to be  $10 \text{mm}^2$ .

### **Profile rail**



| Ŧ | Order number          | SPEED-   | А      | В     | С     |
|---|-----------------------|----------|--------|-------|-------|
|   |                       | Bus slot |        |       |       |
|   | VIPA 390-1AB60        | -        | 160mm  | 140mm | 10mm  |
|   | VIPA 390-1AE80        | -        | 482mm  | 466mm | 8.3mm |
|   | VIPA 390-1AF30        | -        | 530mm  | 500mm | 15mm  |
|   | VIPA 390-1AJ30        | -        | 830mm  | 800mm | 15mm  |
|   | VIPA 390-9BC00*       | -        | 2000mm | -     | 15mm  |
|   | VIPA 391-1AF10        | 2        | 530mm  | 500mm | 15mm  |
|   | VIPA 391-1AF30        | 6        | 530mm  | 500mm | 15mm  |
|   | VIPA 391-1AF50        | 10       | 530mm  | 500mm | 15mm  |
| Z | * Unit pack 10 pieces |          |        |       |       |



• Dismantle the according protection flaps of the SPEED-Bus plug-in locations with a screw driver (open and pull down).

For the SPEED-Bus is a parallel bus, not all SPEED-Bus plug-in locations must be used in series. Leave the protection flap installed at an unused SPEED-Bus plug-in location.

- At deployment of a DC 24V power supply, install it at the shown position at the profile rail at the left side of the SPEED-Bus and push it to the left to the isolation bolt of the profile rail.
- Fix the power supply by screwing.
- To connect the SPEED-Bus modules, plug it between the triangular positioning helps to a plug-in location marked with "SLOT ..." and pull it down.
- Only the "SLOT1 DCDC" allows you to plug-in either a SPEED-Bus module or an additional power supply.
- Fix the modules by screwing.



- To deploy the SPEED7-CPU exclusively at the SPEED-Bus, plug it between the triangular positioning helps to the plug-in location marked with "CPU SPEED7" and pull it down.
- Fix the CPU by screwing.

Installation CPU with Standard-Bus-Modules





- Plug the CPU between the triangular positioning helps to the plug-in location marked with "CPU SPEED7" and pull it down.
  - Fix the CPU by screwing.

Installation Standard-Bus-Modules



• Repeat this procedure with the peripheral modules, by clicking a backplane bus coupler, stick the module right from the modules you've already fixed, click it downwards and connect it with the backplane bus coupler of the last module and bolt it.



### Danger!

1 Nm

- Before installing or overhauling the System 300V, the power supplies must be disconnected from voltage (pull the plug or remove the fuse)!
- Installation and modifications only by properly trained personnel!

### Start-up behavior

Turn on power<br/>supplyAfter the power supply has been switched on, the CPU changes to the<br/>operating mode the operating mode lever shows.<br/>Now you may transfer your project to the CPU via MPI from your<br/>configuration tool res. plug in a MMC with your project and run an overall<br/>reset.

**Overall reset** 

The following picture shows the approach once more:



|                                            | <b>Note!</b><br>The transfer of the application program from the MMC into the CPU takes<br>always place after an overall reset!                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Default boot<br>procedure, as<br>delivered | When the CPU is delivered it has been reset. After a STOP $\rightarrow$ RUN transition the CPU switches to RUN without program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Boot procedure with valid data in the CPU  | The CPU switches to RUN with the program stored in the battery buffered RAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Boot procedure<br>with empty battery       | The accumulator/battery is automatically loaded via the integrated power<br>supply and guarantees a buffer for max. 30 days. If this time is exceeded,<br>the battery may be totally discharged. This means that the battery buffered<br>RAM is deleted.<br>In this state, the CPU executes an overall reset. If a MMC is plugged,<br>program code and data blocks are transferred from the MMC into the work<br>memory of the CPU.<br>If no MMC is plugged, the CPU transfers permanent stored "protected"<br>blocks into the work memory if available.<br>Information about storing protected blocks in the CPU is to find in this<br>chapter at "Extended Know-how protection".<br>Depending on the position of the RUN/STOP lever, the CPU switches to<br>RUN res. remains in STOP.<br>This event is stored in the diagnostic buffer as: "Start overall reset<br>automatically (unbuffered PowerON)". |

## Addressing

| Overview                    | To provide specific addressing of the installed peripheral modules, certain addresses must be allocated in the CPU.                                                                                             |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             | At the start-up of the CPU, this assigns automatically peripheral addresses for digital in-/output modules starting with 0 and ascending depending on the slot location.                                        |
|                             | If no hardware project engineering is available, the CPU stores at the addressing analog modules to even addresses starting with 256.                                                                           |
|                             | Modules at the SPEED-Bus are also taken into account at the automatic address allocation. Here the digital I/Os are stored beginning with address 128 and analog I/Os, FMs and CPs beginning with address 2048. |
| Addressing<br>Backplane bus | The SPEED7-CPU provides an I/O area (address 0 8191) and a process image of the in- and outputs (each address 0 255).                                                                                           |
| I/O devices                 | The process image stores the signal states of the lower address (0 255) additionally in a separate memory area.                                                                                                 |
|                             | The process image this divided into two parts:                                                                                                                                                                  |

The process image this divided into two parts:

- process image to the inputs (PII)
- process image to the outputs (PIQ)



The process image is updated automatically when a cycle has been completed.

In the hardware configurator from Siemens you may parameterize maximum Up to 32 modules up to 8 modules per row. At employment of SPEED7-CPUs you may control in one row up to 32 modules at the standard bus and 10 further modules at the SPEED-Bus. CPs and DP masters that are additionally virtual configured at the standard bus are taken into the count of 32 modules at the standard bus. For the project engineering of more than 8 modules you may use virtual line interface connections. For this you set in the hardware configurator the module IM 360 from the hardware catalog to slot 3 of your 1. profile rail. Now you may extend your system with up to 3 profile rails by starting each

with a IM 361 from Siemens at slot 3.

| Define addresses<br>by hardware<br>configuration | You may access the modules with read res. write accesses to the peripheral bytes or the process image.<br>To define addresses a hardware configuration via a virtual Profibus system by including the SPEEDBUS.GSD may be used. For this, click on the properties of the according module and set the wanted address.                                                                                                                            |                                                                           |  |  |  |  |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|
| Ŵ                                                | Attention!<br>Please take care not to configure a double address assignment at<br>connection via external Profibus-DP masters - required for project<br>engineering of a SPEED-Bus system! At external DP master systems, the<br>Siemens hardware configurator does not execute an address check!                                                                                                                                                |                                                                           |  |  |  |  |
| Automatic<br>addressing                          | If you do not like to use a hardware configuration, an automatic addressing comes into force.<br>At the automatic address allocation DIOs occupy depending on the slot location always 4byte and AIOs, FMs, CPs always 16byte at the standard bus and 256byte at the SPEED-Bus.<br>Depending on the slot location the start address from where on the according module is stored in the address range is calculated with the following formulas: |                                                                           |  |  |  |  |
| Standard bus                                     | DIOs:<br>AIOs, FMs, CPs:                                                                                                                                                                                                                                                                                                                                                                                                                         | Start address = 4 (slot -1)<br>Start address = 16 (slot -1)+256           |  |  |  |  |
| SPEED-Bus                                        | DIOs:<br>AIOs, FMs, CPs:                                                                                                                                                                                                                                                                                                                                                                                                                         | Start address = 4 (slot -101)+128<br>Start address = 256 (slot -101)+2048 |  |  |  |  |
|                                                  | All information to this you may find in the following illustration:                                                                                                                                                                                                                                                                                                                                                                              |                                                                           |  |  |  |  |
| ,101 slot number 1, 2,                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                           |  |  |  |  |



Example for automatic address allocation

The following sample shows the functionality of the automatic address allocation separated for standard bus and SPEED-Bus:



### Initialization Ethernet PG/OP channel

**Overview** Every CPU 317SE/DPM has an integrated Ethernet PG/OP channel. This channel allows you to program and remote control your CPU with up to 4 connections. The PG/OP channel also gives you access to the internal web page that contains information about firmware version, connected I/O devices, current cycle times etc. For online access to the CPU via Ethernet PG/OP channel valid IP address parameters have to be assigned to this by means of the Siemens SIMATIC manager. This is called "initialization". Possibilities for There are the following possibilities for assignment of IP address Initialization parameters (initialization): PLC functions with Assign Ethernet address (starting with firmware V. 1.6.0) • Hardware project engineering with CP (Minimal project) For the hardware configuration the following software is necessary: Requirements • SIMATIC Manager from Siemens V. 5.1 or higher SIMATIC NET • Please consider that this functionality is supported starting from the Initialization via firmware version V. 1.6.0. The initialization takes place after the following **PLC** functions proceeding:

Determine the current Ethernet (MAC) address of your Ethernet PG/OP channel. This always may be found as 1. address under the front flap of the CPU on a sticker on the left side.



Ethernet-Address 1. Ethernet-PG/OP

- Establish a network connection between Ethernet PG/OP channel of the CPU and PC.
- Start the Siemens SIMATIC manager at the PC
- Set via Options > Set PG/PC Interface the Access Path to "TCP/IP -> Network card .... Protocol RFC 1006".
- Open with **PLC** > Assign Ethernet Address the dialog window for "initialization" of a station.

| Assign Ethernet Addre      | 55 |                                      | ×    |
|----------------------------|----|--------------------------------------|------|
| Select station to initiali | ze | Modules accessible online            |      |
| MAC <u>a</u> ddress:       |    | Browse                               |      |
| Assign IP parameters-      |    |                                      |      |
| <u>I</u> P address:        |    | Gateway<br><u>D</u> o not use router |      |
| S <u>u</u> bnet mask:      |    | C Use router                         |      |
|                            |    | Add <u>r</u> ess:                    |      |
| A <u>s</u> sign Address    | ]  |                                      |      |
| Close                      |    |                                      | Help |

• Use the [Browse] button to determine the CPU components via MAC address.

As long as the Ethernet PG/OP channel was not initialized yet, this owns the IP address 0.0.0.0 and the station name "Onboard PG/OP".

| <u>S</u> tart | MAC address       | IP address   | Station name | Station type 🔺   |
|---------------|-------------------|--------------|--------------|------------------|
|               | 08-00-06-95-DC-63 | 172.16.1     | TW-STATIO    | S7-300 CP        |
| Stop          | 00-20-D5-77-09-59 | 172.16.1     | 342-1IA70    | VIPA Speed7 PG/C |
|               | 00-20-D5-77-09-AF | 172.16.1     | TESTCPU      | VIPA Speed7 PG/0 |
|               | 00-20-D5-77-10-4D | 172.16.1     | Onboard PG   | VIPA Speed7 PG/0 |
|               | 00-20-D5-77-10-55 | 172.16.1     | TW-STATIO    | VIPA Speed7 PG/0 |
|               | 08-00-06-01-FD-01 | 172.16.1     | TESTCPU      | 343-1EX11        |
|               | 00-20-D5-73-05-09 | 172.16.1     | TW-STATIO    | 343-1EX11        |
|               | 00-20-D5-83-0B-CC | 172.16.1     | TW-STATIO    | CP243            |
|               | 00-20-D5-77-17-74 | 0.0.0.0      | Onboard PG   | VIPA Speed7 PG/C |
|               | 00-20-05-73-05-08 | 172.16.1     | TW-STATIU    | 343-1EX11        |
|               | 00-20-D5-83-0B-F8 |              |              |                  |
|               | 00-20-D5-73-04-AA |              |              |                  |
|               | 00-20-D5-83-FF-F6 |              |              | CP243            |
|               | 00-20-D5-73-04-18 | 172.16.1     | TW-STATIO    | 317-4NE10 💌      |
|               | •                 |              |              | •                |
| -             | MAC address:      | 00-20-D5-77- | 17-74        |                  |
|               |                   |              |              |                  |

- Choose the determined module and click to [OK].
- Set the IP configuration by entering IP address, subnet mask and net transition. In addition an IP address may be received from a DHCP server. For this depending upon the selected option the MAC address, device name or the Client ID, which may be entered here, is to be conveyed to the DHCP server. The Client-ID is a character sequence from maximally 63 characters.

Here the following indications may be used: Dash "-", 0-9, A-z, A-Z

• Confirm your settings by button [Assign Address]

Direct after the assignment the Ethernet PG/OP channel may be reached by the Siemens SIMATIC manager by means of these IP address parameters and the *Access Path* "TCP/IP -> Network card .... Protocol RFC 1006". **Initialization via minimal project** • Establish a network connection between Ethernet PG/OP channel of the CPU and PC.

- Start the SIMATIC Manager from Siemens and create a new project.
- Add a new System 300 station via **Insert** > *Station* > *SIMATIC* 300-*Station*.
- Activate the station "SIMATIC 300" and open the hardware configurator by clicking on "Hardware".
- Engineer a rack (SIMATIC 300 \ Rack-300 \ Profile rail)
- For the SPEED7-CPUs are configured as CPU 318-2, choose the CPU 318-2 with the order no. 6ES7 318-2AJ00-0AB0 V3.0 from the hardware catalog. You'll find this at SIMATIC 300 \ CPU 300 \ CPU 318-2.
- Include the CP 343-1EX11 at slot 4 (SIMATIC 300 \ CP 300 \ Industrial Ethernet \ CP 343-1).

|                      | Config - [Station 1 (Configu |                                       |          |             |           |           |         |   |        |                                   |                                                                                                             | 9 ×  |
|----------------------|------------------------------|---------------------------------------|----------|-------------|-----------|-----------|---------|---|--------|-----------------------------------|-------------------------------------------------------------------------------------------------------------|------|
| 🕅 Stat               | tion Edit Insert PLC View    | w Options <u>W</u> indow <u>H</u> elp |          |             |           |           |         |   |        |                                   |                                                                                                             | 9×   |
|                      |                              | 💼 🛍 🏙 🖪 '                             | 👪 🕅      |             |           |           |         |   |        |                                   |                                                                                                             |      |
| 1<br>2               | CPU 318-2                    |                                       |          |             |           |           |         |   | 1      | <u>F</u> ind:<br><u>P</u> rofile: | Standard                                                                                                    | mi   |
| x2<br><u>x7</u><br>3 | DP<br>MPVDP<br>CP 343-1      |                                       |          |             |           |           |         |   |        | - ₩                               | PROFIBUS DP<br>PROFIBUS-PA<br>SIMATIC 300                                                                   |      |
| 5                    |                              |                                       |          |             | -         |           |         |   |        |                                   | CP-300<br>B-CP-300<br>B-CP-300<br>AS-Interface<br>D-CP-300<br>Industrial Ethernet                           |      |
|                      |                              |                                       |          |             |           |           |         |   | -      |                                   | E-CP 343-1<br>⊕-CP 343-1<br>6GK7 343-1EX1<br>→<br>6GK7 343-1EX1<br>⊕-CP 6GK7 343-1EX2<br>⊕-CP 6GK7 343-1EX2 | 1-04 |
| •                    |                              |                                       |          |             |           |           |         | 2 | •<br>• |                                   | ⊕- ☐ CP 343-1 ISO ⊕- ☐ CP 343-1 IT                                                                          |      |
|                      | • (0) UR                     |                                       |          |             |           |           |         |   |        |                                   |                                                                                                             |      |
| Slot                 | Module                       | Order number                          | Firmware | MPI address | I address | Q address | Comment |   |        |                                   | 🗄 🦲 Point-to-Point                                                                                          |      |
| 1                    |                              |                                       |          | -           |           |           |         |   |        |                                   | - CPU-300<br>- CPU-300<br>- FM-300                                                                          |      |
|                      | CPU 318-2                    | 6ES7 318-2AJ00-0AB0                   | V3.0     | 2           | 8191*     |           |         |   | -1     |                                   | - Gateway                                                                                                   |      |
|                      | MFI/DP                       |                                       |          | 2           | 8190*     |           |         |   | -      |                                   | - IM-300                                                                                                    |      |
| 3                    | I MITILUT                    |                                       |          | 2           | 0/20      | -         |         |   | - 1    |                                   | M7-EXTENSION                                                                                                |      |
|                      | CP 343-1                     | 6GK7 343-1EX11-0XE0                   | V2.0     |             | 256271    | 256271    |         |   | - 1    |                                   | PS-300                                                                                                      |      |
| 5                    |                              |                                       | 72.0     |             | eowerr    | 200       |         |   | _      | Ē                                 | - RACK-300                                                                                                  |      |
| 6                    |                              |                                       |          |             |           |           |         |   | _      |                                   | - 🛅 SM-300                                                                                                  |      |
| 7                    |                              |                                       |          |             |           |           |         |   | _      |                                   | SIMATIC 400                                                                                                 |      |
| 8                    |                              |                                       |          |             |           |           |         |   | _      |                                   | SIMATIC PC Based Control 300                                                                                | /400 |
| 9                    |                              |                                       |          |             |           |           |         |   |        | ۰.                                | SIMATIC PC Station                                                                                          |      |
| 10                   |                              |                                       |          |             |           |           |         |   |        |                                   |                                                                                                             |      |
| 11                   |                              |                                       |          |             |           |           |         |   |        |                                   |                                                                                                             |      |
|                      |                              |                                       |          |             |           |           |         |   |        | I                                 |                                                                                                             |      |
|                      |                              |                                       |          |             |           |           |         |   |        | 4                                 |                                                                                                             | Þ    |
|                      |                              |                                       |          |             |           |           |         |   |        | 6GK7                              | 343-1EX11-0XE0                                                                                              | ₹ś   |
|                      |                              |                                       |          |             |           |           |         |   |        | S7 CP<br>and T0                   | for Industrial Ethernet ISO<br>CP/IP with SEND/RECEIVE<br>TCH/WRITE interface, long                         | _    |
| Press F1             | to get Help.                 |                                       |          |             |           |           |         |   |        |                                   |                                                                                                             | Chg  |

- Type the wanted IP address and subnet mask into the dialog window of "Properties" of the CP 343-1 and connect the CP with "Ethernet".
- Save and compile your project.
- Transfer your project via MPI or MMC into your CPU. More information about transfer methods may be found in the chapter "Project transfer".

Direct after the assignment the Ethernet PG/OP channel may be reached by the Siemens SIMATIC manager by means of these IP address parameters and the *Access Path* "TCP/IP -> Network card .... Protocol RFC 1006".

### Access to the internal Web page

- Access to the web page The Ethernet PG/OP channel provides a web page that you may access via an Internet browser by its IP address. The web page contains information about firmware versions, current cycle times etc. The current content of the web page is stored on MMC by means of the MMC-Cmd WEBPAGE. More information may be found at "MMC-Cmd Auto commands".
- **Requirements** A PG/OP channel connection should be established between PC with Internet browser and CPU 317SE/DPM. This may be tested by *Ping* to the IP address of the PG/OP channel.

 Web page

 ← - → - ② ② △ ③

 Addr:
 1373.185.123.235

 IP PG/OP

The access takes place via the IP address of the Ethernet PG/OP channel. The web page only serves for information output. The monitored values are not alterable.

CPU WITH ETHERNET PG/OP Slot 100 VIPA 317-2AJ12 V3.4.2 Px000067.pkg, SERIALNUMBER 14778 SUPPORTDATA : PRODUCT V3420, HARDWARE V0115, 5679H-V20, Hx000027.110, Bx000227 V6420, Ax000086 V1200, Ax000056 V0200, fx000007.wld V1120, FlashFileSystem:V102 OnBoardEthernet : MacAddress : 0020D57739BA, IP-Address : , SubnetMask : , Gateway : Cpu state : Stop FunctionRS485 X2/COM1: MPI FunctionRS485 X3/COM2: DPM-async Cycletime [microseconds] : min=0 cur=0 ave=0 max=0

MCC-Trial-Time: 70:23

ArmLoad [percent] : curl1, max=43

Slot 201
VIPA 342-1DA70 V3.1.9 Px000062.pkg,
SUPPORTDATA :
PRODUCT V3190, BB000218 V5190, AB000068
V4140, ModuleType CB2C0010, Cycletime
[microseconds] : min=65535000 cur=0 ave=0
max=0 cnt=0

Order no., firmware vers., package, serial no. Information for support

Ethernet PG/OP: Addresses

CPU status Operating mode RS485 (MPI: MPI operation, DPM: DP master) CPU cycle time: min= minimal cur= current max= maximal Remaining time in hh:mm for deactivation of the expansion memory if MCC is removed. Information for support

Additional CPU components:

Slot 201 (DP master): Name, firmware version, package Information for support

continued ...

#### ... continue

```
SPEED-BUS
Slot 101
  VIPA 321-1BH70 V1.0.1 Px000029.pkg
  SUPPORTDATA :
  BB000189 V1010, AB000076 V1010,
  PRODUCT V1010, Hx000013 V1000,
  ModuleType 1FC20001
  Address Input 128...131
Slot 102
  VIPA 322-1BH70 V1.0.1 Px000030.pkg
  SUPPORTDATA :
  BB000190 V1010, AB000077 V1000,
  PRODUCT V1010, Hx000014 V1000,
  ModuleType AFD00001
  Address Input 132...135
. . .
```

Modules at the speed bus

Order no., firmware vers., package Information for support

Order no., firmware vers., package Information for support

Standard Bus BaudRate Read Model, BaudRate Write Model

Line 1: ModuleType 94F9:IM36x
Rack 0 /Slot 4
ModuleType:9FC3: Digital Input 32
Baseaddress Input 0

Rack 0 /Slot 5 ...

• • •

Line 2: ModuleType A4FE:IM36x Rack 1 /Slot 4 ModuleType:9FC3: Digital Input 32 Baseaddress Input 0

Rack 1 /Slot 5 ...

Modules at the standard bus Information for the support

IM interface if exists Rack no. / Slot no. Type of module Configured base address if exists firmware no. and package Rack no. / slot no.

IM interface if exists

Type of module Configured base address if exists firmware no. and package Rack no. / slot no.

# **Project engineering**

| Overview | The project engineering of the VIPA CPU 317-2AJ12 happens with the Siemens hardware configurator and is divided into the following parts: |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>Project engineering CPU 317-2AJ12 as CPU 318-2 from Siemens<br/>(318-2AJ00-0AB00 V3.0)</li> </ul>                                |
|          | <ul> <li>Project engineering really plugged modules at the standard bus.</li> </ul>                                                       |
|          | • Project engineering Ethernet PG/OP channel as CP 343-1 (343-1EX11).                                                                     |
|          | • Project engineering and networking SPEED-Bus Ethernet-CP 343 and                                                                        |

- SPEED-Bus DP master as CP 343-1 (343-1EX11) respectively CP 342-5 (342-5DA02 V5.0).
- Project engineering each SPEED-Bus module as DP slaves (SPEEDBUS.GSD) in a virtual DP master CP 342-5 (342-5DA02 V5.0).

**Fast introduction** For the deployment of the CPU 317-2AJ12 with the SPEED-Bus modules the installation of the SPEEDBUS.GSD from VIPA in the hardware catalog is necessary.

To be compatible with the Siemens SIMATIC manager the following steps should be executed:



- Start the hardware configurator from Siemens and include the SPEEDBUS.GSD from VIPA.
- Configure the Siemens CPU 318-2 (6ES7 318-2AJ00-0AB0/V3.0). Configure the internal DP master of your CPU via the internal DP master of the CPU 318-2. Leave *MPI/DP* of the CPU 318-2 in MPI mode. The *Profibus* mode is not supported.
- Starting with slot 4, place the System 300 modules in the plugged sequence.
- For the internal Ethernet PG/OP channel you have to configure a Siemens CP 343-1 (343-1EX11) <u>always as 1.</u> module after the modules at the bus.
- Start here to configure and link every Ethernet CP 343 SPEED-Bus as Siemens CP 343-1 (343-1EX11) respectively every SPEED-Bus Profibus DP master as Siemens CP 342-5DA02 V5.0.
- Since the SPEED-Bus modules are to be linked as a virtual Profibus system, for the SPEED-Bus always as last module the Siemens DP master 342-5 (342-5DA02 V5.0) is to be configured. Link the DP master and switch it to DP master operating mode.
- To this master system you assign every SPEED-Bus module as "VIPA\_SPEEDBUS" slave starting with the CPU. Here the Profibus address corresponds to the slot no. Beginning with 100 for the CPU. Place at slot 0 of every slave the assigned module and alter the parameters if needed.
- Let with the CPs or DP master (also virtual SPEED-Bus master) at *options* the attitude "Save configuration data on the CPU" activated!

In the following these steps are more described.

**Requirements** The hardware configurator is a part of the Siemens SIMATIC manager. It serves the project engineering. The modules, which may be configured here, are listed in the hardware catalog. Since the SPEED-Bus modules and the CPU are to be configured as a virtual Profibus system, the installation of the SPEEDBUS.GSD from VIPA in the hardware catalog is required.



#### Note!

For the project engineering a thorough knowledge of the Siemens SIMATIC manager and the hardware configurator from Siemens are required and assumed!

Include the SPEED7-GSD-file

The GSD (**G**eräte-**S**tamm-**D**atei) is online available in the following language versions. Further language versions are available on inquires.

| Name         | Language         |
|--------------|------------------|
| SPEEDBUS.GSD | german (default) |
| SPEEDBUS.GSG | german           |
| SPEEDBUS.GSE | english          |

The GSD files can be found at www.vipa.de at the Service part and at the VIPA ftp server at ftp.vipa.de/support/profibus\_gsd\_files.

The integration of the SPEEDBUS.GSD takes place with the following proceeding:

- Browse to www.vipa.de.
- Click to Service > Download > GSD- and EDS-Files > Profibus.
- Download the file Cx000023\_Vxxx.
- Extract the file to your work directory. The SPEEDBUS.GSD is stored in the directory *VIPA\_System\_300S*.
- Start the hardware configurator from Siemens.
- Close every project.
- Select **Options** > Install new GSD-file.
- Navigate to the directory *VIPA\_System\_300S* and select **SPEEDBUS.GSD**.

The modules of the System 300S from VIPA are now included in the hardware catalog at *Profibus-DP / Additional field devices / I/O / VIPA\_SPEEDBUS*.

Steps of the<br/>projectThe following text describes the approach of the project engineering in the<br/>hardware configurator from Siemens at an abstract sample.The project engineeringThe project engineering is separated into 5 parts:

- Project engineering of the CPU with DP master
- Project engineering of the modules at the standard bus
- Project engineering Ethernet PG/OP channel
- Project engineering and linking of each SPEED-Bus CP 343 and DP master
- Project engineering CPU and each SPEED-Bus module in a virtual master system



#### Project engineering of the CPU with DP master

- Start the hardware configurator from Siemens with a new project and insert a profile rail from the hardware catalog.
- Place the following Siemens CPU at slot 2: CPU 318-2 (6ES7 318-2AJ00-0AB0 V3.0)
- The Profibus DP master of the CPU 317-2AJ12 is to be configured and connected by the sub module *DP* of the CPU 318-2. Leave the sub module *MPI/DP* of the CPU 318-2 in *MPI* mode. The *Profibus* mode is not supported.



Project engineering of the modules at the standard bus The modules at the right side of the CPU at the standard bus are configured with the following approach:

- Include your System 300 modules at the standard bus in the plugged sequence starting with slot 4.
- Parameterize the CPU (only standard CPU parameters) res. the modules where appropriate. The parameter window opens by a double click on the according module.



Project engineering of Ethernet PG/OP channel For the internal Ethernet PG/OP channel that every SPEED7-CPU includes, you have to configure a Siemens CP 343-1 (343-1EX11) <u>always</u> as 1. module after the modules at the bus. This may be found at the hardware catalog at SIMATIC 300 \ CP 300 \ Industrial Ethernet \ CP 343-1  $\land$  6GK7 343-1EX11-0XE0.



Set IP parameters Open the "Property" window via double-click on the CP 343-1EX11. Enter "General" and click at [Properties]. Type in the *IP address, subnet mask* and *gateway* for the CPs and select the wanted *subnet*.

Project engineering and linking of each SPEED-Bus CP 343 and DP master Due to the fact that an Ethernet-CP 343 - SPEED-Bus and SPEED-Bus DP master is similar in project engineering and parameterization to the corresponding CP from Siemens, for each SPEED-Bus CP a corresponding Siemens CP is to be placed and linked. Here the sequence follows the one at the SPEED-Bus from the right to the left within a function group (CP respectively DP master).

Use for each Ethernet-CP 343 - SPEED-Bus a Siemens CP 343-1 (343-1EX11) and for each SPEED-Bus Profibus DP master a Siemens CP 342-5DA02 V5.0.



Bus extension with IM 360 and IM 361

Since as many as 32 modules can be addressed by the SPEED7 CPU in one row, but only 8 modules are supported by the Siemens SIMATIC manager, the IM 360 of the hardware catalog can be used as a virtual bus extension during project engineering. Here 3 further extension racks can be virtually connected via the IM 361. Bus extensions are always placed at slot 3. Place the system expansion and project the remaining CPs.



Project engineering CPU and each SPEED-Bus module in a virtual master system The slot assignment for the CPU and the SPEEED-Bus modules happens via a virtual Profibus DP master system. For this, place <u>always as last</u> module a DP master (342-5DA02 V5.0) with master system.

Now include for the CPU and <u>every</u> module at the SPEED-Bus a slave system "VIPA\_SPEEDBUS". This may be found in the hardware catalog after installing the SPEEDBUS.GSD at *Profibus DP / Additional field devices / I/O / VIPA\_SPEEDbus*.

So that a "VIPA\_SPEEDBUS" slave system may be assigned to the corresponding module at the SPEED-Bus the according slot number is to be preset by means of the Profibus address.

The slot numbers start with 100 for the CPU and continue with 101...110 for the SPEED-Bus modules.

Each "VIPA SPEEDBUS" slave system has one slot (slot 0). Here place the module of the hardware catalog of "VIPA\_SPEEDBUS" according to the module at this slot preset by the Profibus address.



The according module is to be taken from the hardware catalog to slot 0 of vipa speedbus.



### Note!

Let with the CPs or DP master (also virtual SPEED-Bus master) at *options* the attitude "Save configuration data on the CPU" activated!

### Setting standard CPU parameters

ParameterizationSinvia SiemensCPCPU 318-2AJ00the

Since each CPU 31xS from VIPA is to be configured as Siemens CPU 318-2 (CPU 318-2AJ00 V3.0) in the Siemens hardware configurator, the standard parameters of the VIPA CPU 31xS may be set with "Object properties" of the CPU 318-2 during hardware configuration.

Via a double-click on the CPU 318-2 the parameter window of the CPU may be accessed.

Using the registers you get access to every standard parameter of the CPU.



| Supported parameters                                                   | The CPU does not evaluate each parameter, which may be set at the hardware configuration.<br>The following parameters are supported by the CPU at this time:                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Short description                                                      | Since every CPU 31xS from VIPA is configured as CPU 318-2AJ00 from Siemens, here the short description CPU 318-2 stands.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Order No. /<br>Firmware                                                | Order number and firmware are identical to the details in the "hardware catalog" window.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Name                                                                   | The <i>Name</i> field provides the <i>short description</i> of the CPU. If you change the name the new name appears in the Siemens SIMATIC manager.                                                                                                                                                                                                                                                                                                                                                                                           |
| Plant designation                                                      | Here is the possibility to specify a plant designation for the CPU. This plant designation identifies parts of the plant according to their function. This has a hierarchical structure and confirms to IEC 1346-1.                                                                                                                                                                                                                                                                                                                           |
| Comment                                                                | In this field information about the module may be entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Startup                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Startup when<br>expected/actual<br>configuration differs               | If the checkbox for "Startup when expected/actual configuration differ" is <i>deselected</i> and at least one module is not located at its configured slot or if another type of module is inserted there instead, then the CPU switches to STOP mode.<br>If the checkbox for "Startup when expected/actual configuration differ" is <i>selected</i> , then the CPU starts even if there are modules not located in their configured slots of if another type of module is inserted there instead, such as during an initial system start-up. |
| Monitoring time for ready message by modules [100ms]                   | This operation specifies the maximum time for the ready message of every configured module after PowerON. If the modules do not send a ready message to the CPU by the time the monitoring time has expired, the actual configuration becomes unequal to the preset configuration.                                                                                                                                                                                                                                                            |
| Monitoring time for<br>transfer of<br>parameters to<br>modules [100ms] | The maximum time for the transfer of parameters to parameterizable<br>modules. If not every module has been assigned parameters by the time<br>this monitoring time has expired; the actual configuration becomes unequal<br>to the preset configuration.                                                                                                                                                                                                                                                                                     |

| Cycle/Clock<br>memory                       |                                                                                                                                                                                                                                                                                               |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Update OB1<br>process image<br>cyclically   | Activate the checkbox for cyclic updates of the OB1 process image.<br>Updating increases the cycle time.                                                                                                                                                                                      |
| Scan cycle<br>monitoring time               | Here the scan cycle monitoring time in milliseconds may be set. If the scan cycle time exceeds the scan cycle monitoring time, the CPU enters the STOP mode. Possible reasons for exceeding the time are:                                                                                     |
|                                             | Communication processes                                                                                                                                                                                                                                                                       |
|                                             | <ul> <li>a series of interrupt events</li> </ul>                                                                                                                                                                                                                                              |
|                                             | an error in the CPU program                                                                                                                                                                                                                                                                   |
| Minimum scan<br>cycle time                  | The minimum scan cycle time specifies the time interval, in which the CPU program is called.                                                                                                                                                                                                  |
|                                             | If the scan cycle time is less than the specified minimum scan cycle time, the CPU waits until the minimum scan cycle time is reached.                                                                                                                                                        |
| Scan cycle load<br>from Communi-<br>cation  | Using this parameter you can control the duration of communication processes, which always extend the scan cycle time so it does not exceed a specified length.                                                                                                                               |
|                                             | If there are no additional asynchronous events, the scan cycle time of OB1 is increased by following factor:                                                                                                                                                                                  |
|                                             | 100                                                                                                                                                                                                                                                                                           |
|                                             | 100 - cycle load from communication %                                                                                                                                                                                                                                                         |
|                                             | If the cycle load from communication is set to 50%, the scan cycle time of OB 1 can be doubled. At the same time, the scan cycle time of OB 1 is still being influenced by asynchronous events (e.g. process interrupts) as well.                                                             |
| Size of the process image input/output area | Here the size of the process image max. 2048 for the input/output periphery may be fixed.                                                                                                                                                                                                     |
| OB85 call up at I/O<br>access error         | The preset reaction of the CPU may be changed to an I/O access error that occurs during the update of the process image by the system.<br>Each CPU 31xS from VIPA is preset such that OB 85 is not called if an I/O access error occurs and no entry is made in the diagnostic buffer either. |
| Clock memory                                | Activate the check box if you want to use clock memory and enter the                                                                                                                                                                                                                          |
|                                             | number of the memory byte.                                                                                                                                                                                                                                                                    |

The selected memory byte cannot be used for temporary data storage.

| Number of Memory<br>Bytes from MB0 | Enter the number of retentive memory bytes from memory byte 0 onwards.                                                                                                                                                                                                                                                          |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of S7<br>Timers from T0     | Enter the number of retentive S7 <i>timers</i> from T0 onwards. Each S7 <i>timer</i> occupies 2bytes.                                                                                                                                                                                                                           |
| Number of S7<br>Counters from C0   | Enter the number of retentive S7 counter from C0 onwards.                                                                                                                                                                                                                                                                       |
| Areas                              | Since with every VIPA CPU 31xS each data block is remanent stored, the settings at <i>Areas</i> are non-relevant and they are ignored.                                                                                                                                                                                          |
| Memory                             |                                                                                                                                                                                                                                                                                                                                 |
| Local data<br>(priority classes)   | In these fields you may define the number of local data (temporary data) for the priority classes 1 to 29.                                                                                                                                                                                                                      |
| Interrupts                         |                                                                                                                                                                                                                                                                                                                                 |
| Priority                           | Here the priorities may be specified according to which the hardware interrupt OBs are processed (hardware interrupt, time-delay interrupt, async. error interrupts). <i>Interrupts for DPV1</i> are not supported. With priority "0" the corresponding OB is deactivated. Please regard that this is not supported by each OB. |
| Time-of-day<br>interrupts          |                                                                                                                                                                                                                                                                                                                                 |
| Priority                           | Here the priorities may be specified according to which the time-of-day interrupt is processed.<br>With priority "0" the corresponding OB is deactivated.                                                                                                                                                                       |
| Active                             | Activate the check box of the time-of-day interrupt OBs if these are to be automatically started on complete restart.                                                                                                                                                                                                           |
| Execution                          | Select how often the interrupts are to be triggered. Intervals ranging from every minute to yearly are available. The intervals apply to the settings made for <i>start date</i> and <i>time</i> .                                                                                                                              |
| Start date / time                  | Enter date and time of the first execution of the time-of-day interrupt.                                                                                                                                                                                                                                                        |
| Process image partition            | This is not supported.                                                                                                                                                                                                                                                                                                          |

### **Retentive Memory**

| Priority                                           | Here the priorities may be specified according to which the corresponding cyclic interrupt is processed. With priority "0" the corresponding interrupt is deactivated.                                                                                                                    |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution                                          | Enter the time intervals in ms, in which the watchdog interrupt OBs should<br>be processed. The start time for the clock is when the operating mode<br>switch is moved from STOP to RUN.                                                                                                  |
| Phase offset                                       | Enter the delay time in ms for current execution for the watch dog interrupt.<br>This should be performed if several watchdog interrupts are enabled.<br>Phase offset allows to distribute processing time for watchdog interrupts<br>across the cycle.                                   |
| Process image partition                            | Is not supported.                                                                                                                                                                                                                                                                         |
| Diagnostics/Clock                                  |                                                                                                                                                                                                                                                                                           |
| Report cause of STOP                               | Activate this parameter, if the CPU should report the cause of STOP to PG respectively OP on transition to STOP.                                                                                                                                                                          |
| Number of<br>messages in the<br>diagnostics buffer | Here the number of diagnostics are displayed, which may be stored in the diagnostics buffer (circular buffer).                                                                                                                                                                            |
| Synchronization<br>type                            | <ul> <li>You can specify whether the CPU clock should be used to synchronize other clocks or not.</li> <li>as slave: The clock is synchronized by another clock.</li> <li>as master: The clock synchronizes other clocks as master.</li> <li>none: There is no synchronization</li> </ul> |
| Time interval                                      | Select the time intervals within which the synchronization is to be carried out.                                                                                                                                                                                                          |
| Correction factor                                  | Lose or gain in the clock time may be compensated within a 24 hour period<br>by means of the correction factor in ms. If the clock is 1s slow after 24<br>hours, you have to specify a correction factor of "+1000" ms.                                                                   |

### Cyclic interrupts

### Protection

| Level of protection | <ul> <li>Here 1 of 3 protection levels may be set to protect the CPU from unauthorized access.</li> <li><i>Protection level 1 (default setting):</i></li> <li>No password adjustable, no restrictions</li> <li><i>Protection level 2 with password:</i></li> <li>Authorized users: read and write access</li> <li>Unauthorized user: read access only</li> <li><i>Protection level 3:</i></li> <li>Authorized users: read and write access</li> <li>Unauthorized users: read and write access</li> <li>Unauthorized users: read and write access</li> <li>Unauthorized users: read and write access</li> </ul> |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter for DP    | The properties dialog of the Profibus part is opened via a double click to the sub module DP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| General             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Short description   | Here the short description "DP" for Profibus-DP is specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Order no.           | Nothing is shown here.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Name                | Here "DP" is shown. If you change the name, the new name appears in the Siemens SIMATIC manager.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Interface           | The Profibus address is shown here.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Properties          | With this button the properties of the Profibus-DP interface may be preset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Comment             | You can enter the purpose of the DP master in this box.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Addresses           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Diagnostics         | A diagnostics address for Profibus-DP is to be preset here. In the case of an error the CPU is informed via this address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Operating mode      | Here the operating mode of the Profibus part may be preset. More may be found at chapter "Deployment Profibus Communication".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Configuration       | Within the operating mode "DP-Slave" you may configure your slave system. More may be found at chapter "Deployment Profibus communication".                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Clock               | These parameters are not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Parameter for<br>MPI/DP                    | The properties dialog of the MPI interface is opened via a double click to the sub module MPI/DP.                                    |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| General                                    |                                                                                                                                      |
| Short description                          | Here the short description "MPI/DP" for the MPI interface is specified.                                                              |
| Order no.                                  | Nothing is shown here.                                                                                                               |
| Name                                       | At <i>Name</i> "MPI/DP" for the MPI interface is shown. If you change the name, the new name appears in the Siemens SIMATIC manager. |
| Туре                                       | Please regard only the type "MPI" is supported by the VIPA CPU 31xS.                                                                 |
| Interface                                  | Here the MPI address is shown.                                                                                                       |
| Properties                                 | With this button the properties of the MPI interface may be preset.                                                                  |
| Comment                                    | You can enter the purpose of the MPI interface in this box.                                                                          |
| Addresses                                  |                                                                                                                                      |
| Diagnostics                                | A diagnostics address for the MPI interface is to be preset here. In the case of an error the CPU is informed via this address.      |
| Operating mode,<br>Configuration,<br>Clock | These parameters are not supported.                                                                                                  |

# Setting VIPA specific CPU parameters

| Overview                                               | <ul> <li>Except of the VIPA specific CPU parameters the CPU parameterization takes place in the parameter dialog of the CPU 318-2AJ00.</li> <li>With installing of the SPEEDBUS.GSD the VIPA specific parameters may be set during hardware configuration.</li> <li>Here the following parameters may be accessed:</li> <li>Function RS485 (Synchronization DP master and CPU)</li> <li>Token Watch</li> <li>Number remanence flag</li> <li>Priority OB 28, OB 29, OB 33, OB 34</li> <li>Execution OB 33, OB 34</li> <li>Phase offset OB 33, OB 34</li> </ul> |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements                                           | Since the VIPA specific CPU parameters may be set, the installation of the SPEEDBUS.GSD from VIPA in the hardware catalog is necessary. The CPU may be configured in a Profibus master system and the appropriate parameters may be set after installation.                                                                                                                                                                                                                                                                                                   |
| Hardware configuration                                 | Embedding the SPEEDBUS.GSD and the hardware configuration happens with the approach described at "Project engineering".                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Embedding by<br>virtual Profibus DP<br>master system   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Standard bus           Slot         Module           1 | Via a double-click on the inserted CPU 317-2AJ12 at the SPEED-Bus slave, the properties dialog of the CPU 317-2AJ12 is opened. Theses parameters are described at the following pages.                                                                                                                                                                                                                                                                                                                                                                        |
| always as last module<br>342-5DA02 V5.0                | As soon as the project is transferred together with the PLC user program to the CPU, the parameters will be taken after start-up.                                                                                                                                                                                                                                                                                                                                                                                                                             |

virtual DP-Master for CPU



- VIPA specific<br/>parametersThe following parameters may be accessed by means of the properties<br/>dialog of the VIPA-CPU.Function RS485Per default the RS485 interface is used for the Profibus DP master.<br/>Using this parameter the RS485 interface may be switched to PtP<br/>communication (point to point) respectively the synchronization between<br/>DP master system and CPU may be set:Deactivated<br/>PtPDeactivates the RS485 interface<br/>With this operating mode the Profibus DP master<br/>is deactivated and the RS485 interface acts as an
  - interface for serial point-to-point communication. Here data may be exchanged between two stations by means of protocols. More about this may be found at chapter "Deployment RS485 for PtP communication" in this manual Profibus DP master operation asynchronous to Profibus-DP async CPU cycle The RS485 interface is preset at default to Profibus-DP async. Here CPU cycle and cycles of every VIPA Profibus DP master run independently. Profibus-DP syncln The CPU is waiting for DP master input data. Profbus-DP syncOut The DP master system is waiting for CPU output data. Profibus-DP synclnOut CPU and DP master system are waiting on each other and form thereby a cycle.

Default: Profibus-DP async

**Synchronization between master system and CPU** Normally the cycles of CPU and DP master run independently. The cycle time of the CPU is the time needed for one OB1 cycle and for reading respectively writing the inputs respectively outputs. The cycle time of a DP master depends among others on the number of connected slaves and the baud rate, thus every plugged DP master has its own cycle time.

Due to the asynchronism of CPU and DP master the whole system gets relatively high response times.

The synchronization behavior between every VIPA Profibus DP master and the CPU may be configured by means of a hardware configuration as shown above.

The different modes for the synchronization are in the following described.

Profibus-DPIn Profibus-DP SyncInOut mode CPU and DP-Master-System are waiting<br/>on each other and form thereby a cycle. Here the whole cycle is the sum of<br/>the longest DP master cycle and CPU cycle.

By this synchronization mode you receive global consistent in-/ output data, since within the total cycle the same input and output data are handled successively by CPU and DP master system.

If necessary the time of the *Watchdog* of the bus parameters should be increased at this mode.



Profibus-DP In this operating mode the cycle time of the VIPA DP master system depends on the CPU cycle time. After CPU start-up the DP master gets synchronized.

As soon as their cycle is passed they wait for the next synchronization impulse with output data of the CPU. So the response time of your system can be improved because output data were directly transmitted to the DP master system. If necessary the time of the *Watchdog* of the bus parameters should be increased at this mode.



Profibus-DP SyncIn

In the operating mode *Profibus-DP SyncIn* the CPU cycle is synchronized to the cycle of the VIPA Profibus DP master system.

Here the CPU cycle depends on the VIPA DP master with the longest cycle time. If the CPU gets into RUN it is synchronized with each Profibus DP master. As soon as the CPU cycle is passed, it waits for the next synchronization impulse with input data of the DP master system.

If necessary the Scan Cycle Monitoring Time of the CPU should be increased.



Token WatchThis is a VIPA internal parameter. Nothing should be changed here.Default: On

Number<br/>remanence flagHere the number of flag bytes may be set. With 0 the value Retentive<br/>memory > Number of memory bytes starting with MB0 set at the<br/>parameters of the Siemens CPU 318-2 is used. Otherwise the adjusted<br/>value (1 ... 8192) is used.<br/>Default: 0

The CPU offers additional cyclic interrupts, which interrupt the cyclic Phase offset and processing in certain distances. Point of start of the time interval is the execution of OB33 change of operating mode from STOP to RUN. and OB34 To avoid that the cyclic interrupts of different cyclic interrupt OBs receive a start request at the same time and so a time out may occur, there is the possibility to set a phase offset respectively a time of execution. The *phase offset* (0 ... 60000ms) serves for distribution processing times for cyclic interrupts across the cycle. The time intervals, in which the cyclic interrupt OB should be processed may be entered with execution (1 ... 60000ms). Default: Phase offset: 0 Execution: OB33: 500ms OB34: 200ms The priority fixes the order of interrupts of the corresponding interrupt OB. Priority of OB28,

| OB29, OB33 and | Here the following priorities are supported:         |
|----------------|------------------------------------------------------|
| OB34           | 0 (Interrupt-OB is deactivated), 2,3,4,9,12,16,17,24 |
|                | Default: 24                                          |

### Parameterization of modules

# Approach

By using the SIMATIC Manager from Siemens you may set parameters for configurable System 300 modules at any time.

For this, double-click during the project engineering at the slot overview on the module you want to parameterize In the appearing dialog window you may set the wanted parameters.

| HW Config - [Station 2 (Co                                                                                                                                                        | A LOS AND INCOMENTATION AND A REAL AND A REA | Second |           |                 |            |                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------|-----------------|
| Station Edit Insert PLC                                                                                                                                                           | View Options V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Vindow Help                                                                                                     |           |                 |            |                 |
|                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                 |           |                 |            |                 |
| DOUR     1     2     X2     A     A     A     A     CPU 318-2     X2     DP     X7     MPVDP     A     CP 343-1     S     D116xDC24V     G     Al8x128it     7     CP 342-5     8 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | roperties - A18x12Bit - (RO/S<br>General Addresses Inputs<br>Enable<br>Diagnostic Interrupt                     |           | rrupt When Limi | t Exceeded |                 |
| 9<br>10                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Input                                                                                                           | 0.1       | 2.3             | 4.5        | 6.7             |
| 111                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Diagnostics<br>Group Diagnostics:<br>with Check for Wire Break:                                                 | Г         | Г               |            |                 |
|                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Measuring<br>Measuring Type:                                                                                    | E         | E               | E          | E               |
| (0) UR                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Measuring Range:<br>Position of Measuring<br>Range Selection Module:                                            | +/-10V    | +/-10V<br>[B]   | +/-10V     | +/- 10 V<br>[B] |
| Slot Module                                                                                                                                                                       | Order numt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | interference frequency                                                                                          | 50 Hz     | 50 Hz           | 50 Hz      | 50 Hz           |
| 2 CPU 318-2<br>X2 DF<br>X1 MR/DF<br>3                                                                                                                                             | 6ES7 318                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Trigger for Hardware Interrupt<br>High Limit:<br>Low Limit:                                                     | Channel 0 | Channel 2       |            |                 |
| 4 2 CP 343-1<br>5 D116xDC24V<br>6 Al8x12Bit<br>7 2 CP 342-5                                                                                                                       | 6GK7 343-1<br>6ES7 321-1<br>6ES7 331-7<br>6GK7 342-50-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                 |           | 1304313         | 004        | Cancel Help     |

### Parameterization during runtime

By using the SFCs 55, 56 and 57 you may alter and transfer parameters for wanted modules during runtime.

For this you have to store the module specific parameters in so called "record sets".

More detailed information about the structure of the record sets is to find in the according module description.

# **Project transfer**

| Overview              | <ul> <li>There are the following possibilities for project transfer into the CPU:</li> <li>Transfer via RS485</li> <li>Transfer via MMC</li> <li>Transfer via Ethernet</li> </ul>                                                                                                                                                                                                                                                                                                          |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer via RS485    | <ul> <li>For transfer via RS485 there are the following 2 interfaces:</li> <li>MPI interface supports maximally 32 PG/OP channels</li> <li>PB-DP/PtP interface supports maximally 31 PG/OP channels (exclusive at Profibus DP master operation)</li> </ul>                                                                                                                                                                                                                                 |
| MPI programming cable | The MPI programming cables are available at VIPA in different variants. The deployment of the cables is identical. The cables provide a bus enabled RS485 plug for the CPU and a RS232 res. USB plug for the PC. Due to the RS485 connection you may plug the MPI programming cables directly to an already plugged plug on the RS485 jack. Every bus participant identifies itself at the bus with an unique address, in the course of the address 0 is reserved for programming devices. |
| Net structure         | The structure of a MPI net is in the principal identical with the structure of a 1.5Mbaud Profibus net. This means the same rules are valid and you use the same components for the build-up. The single participants are connected with each other via bus interface plugs and Profibus cables. Per default the MPI net runs with 187.5kbaud. VIPA CPUs are delivered with MPI address 2.                                                                                                 |
| Terminating resistor  | A cable has to be terminated with its surge impedance. For this you switch<br>on the terminating resistor at the first and the last participant of a network<br>or a segment.<br>Please make sure that the participants with the activated terminating<br>resistors are always provided with voltage during start-up and operation.                                                                                                                                                        |



Approach transfer via MPI interface • Connect your PC to the MPI jack of your CPU via a MPI programming cable.

- Load your project in the SIMATIC Manager from Siemens.
- Choose in the menu **Options** > Set PG/PC interface
- Select in the according list the "PC Adapter (MPI)"; if appropriate you have to add it first, then click on [Properties].
- Set in the register *MPI* the transfer parameters of your MPI net and type a valid *address*.
- Switch to the register Local connection
- Set the COM port of the PC and the transfer rate 38400Baud for the MPI programming cable from VIPA.
- Via PLC > Load to module you may transfer your project via MPI to the CPU and save it on a MMC via PLC > Copy RAM to ROM if one is plugged.

Approach transfer via Profibus
 Connect your PC to the DP-PB/PtP jack of your CPU via a MPI programming cable.
 Load your project in the Sigmens SIMATIC Manager.

- Load your project in the Siemens SIMATIC Manager.
- Choose in the menu **Options** > Set PG/PC interface
- Select in the according list the "PC Adapter (Profibus)"; if appropriate you have to add it first, then click on [Properties].
- Set in the register *Profibus* the transfer parameters of your Profibus net and type a valid *Profibus address*. The *Profibus address* must be assigned to the DP master by a project before.
- Switch to the register *Local connection*
- Set the COM port of the PCs and the transfer rate 38400Baud for the MPI programming cable from VIPA.
- Via PLC > Load to module you may transfer your project via Profibus to the CPU and save it on a MMC via PLC > Copy RAM to ROM if one is plugged.



#### Note!

Transfer via Profibus is only available by DP master, if projected as master and assigned with a Profibus address before.

| Transfer via<br>MMC   | · ·                                                                          | The MMC ( <b>Mem</b> ory <b>C</b> ard) serves as external transfer and storage medium for programs and firmware. It has the PC compatible FAT16 file system.                                                                                                                                       |  |  |  |
|-----------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                       | storage module. Pl                                                           | There may be stored several projects and sub-directories on a MMC storage module. Please regard that your current project respectively the file with the reserved file name is stored in the root directory.                                                                                       |  |  |  |
|                       |                                                                              | set, PowerON or CPU-STOP the MMC is automatically g a reserved file name the functionality of the CPU may                                                                                                                                                                                          |  |  |  |
| Reserved file         | File name                                                                    | Description                                                                                                                                                                                                                                                                                        |  |  |  |
| names                 | S7PROG.WLD                                                                   | Project file - is read after overall reset respectively may be written by CPU by an order.                                                                                                                                                                                                         |  |  |  |
|                       | AUTOLOAD.WLD                                                                 | Project file - is read after PowerON.                                                                                                                                                                                                                                                              |  |  |  |
|                       | PROTECT.WLD                                                                  | Protected project file (see "Extended know-how protection").                                                                                                                                                                                                                                       |  |  |  |
|                       | VIPA_CMD.MMC                                                                 | Command file - once executed at CPU-STOP up to the next PowerON. (see "MMC-Cmd - Auto command").                                                                                                                                                                                                   |  |  |  |
|                       | *.pkg                                                                        | Firmware file - is recognized after PowerON and may<br>be installed by means of an update request<br>(see "Firmware update").                                                                                                                                                                      |  |  |  |
|                       | -                                                                            | •                                                                                                                                                                                                                                                                                                  |  |  |  |
| Transfer<br>MMC → CPU | place depending of<br>blinking of the LED<br>A transfer from CF              | e application program from the MMC into the CPU takes<br>on the file name after overall reset or PowerON. The<br>"MCC" of the CPU marks the active transfer.<br>PU to MMC only happens if the size of the user memory<br>f the user program. Else a compression is necessary.                      |  |  |  |
| Transfer<br>CPU → MMC | of the battery buf<br>command is contro<br><b>PLC</b> > <i>Copy RAM</i>      | as been installed, the write command stores the content<br>fered RAM as <b>S7PROG.WLD</b> at the MMC. The write<br>olled by means of the Siemens hardware configurator via<br><i>to ROM</i> . During the write process the "MCC"-LED of the<br>then the LED expires the write process is finished. |  |  |  |
| Transfer control      | diagnostic buffer o<br><b>PLC</b> > <i>Module In</i><br>register "Diagnostic | ss on the MMC, an according ID event is written into the of the CPU. To monitor the diagnosis entries, you select <i>formation</i> in the Siemens SIMATIC Manager. Via the c Buffer" you reach the diagnosis window.                                                                               |  |  |  |
|                       |                                                                              | e MMC, the following events may occur:                                                                                                                                                                                                                                                             |  |  |  |
|                       |                                                                              | Meaning<br>MMC access error                                                                                                                                                                                                                                                                        |  |  |  |
|                       |                                                                              | MMC access end<br>MMC error file system                                                                                                                                                                                                                                                            |  |  |  |
|                       |                                                                              | MMC error FAT                                                                                                                                                                                                                                                                                      |  |  |  |
|                       |                                                                              | MMC writing finished successful                                                                                                                                                                                                                                                                    |  |  |  |

| Transfer via<br>Ethernet      | For transfer via Ethernet the CPU has an Ethernet PG/OP channel. The Ethernet PG/OP channel supports maximally 4 PG/OP connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initialization                | So that you may access the Ethernet PG/OP channel you have to assign IP address parameters by means of the "initialization".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Determine Ethernet<br>address | During initialization the Ethernet (MAC) address of the Ethernet PG/OP channel is to be assigned. This may be found beneath the front flap of the CPU on the left side on a sticker. The address begins with "EA:".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Proceeding                    | <ul> <li>Establish a network connection between the Ethernet PG/OP channel and your PC.</li> <li>Set at Siemens SIMATIC manager via Options &gt; Set PG/PC Interface the access path to "TCP/IP -&gt; Network card Protocol RFC 1006".</li> <li>Open with PLC &gt; Edit Ethernet Node the dialog window for "initialization" of a station.</li> <li>Determine the station via MAC address and assign it to IP address parameters. As long as the Ethernet PG/OP channel was not initialized yet, this owns the IP address 0.0.0.</li> <li>Directly after allocation the Ethernet PG/OP channel of the CPU may be accessed with the Siemens SIMATIC manager by the assigned IP address parameters. More information concerning this may be found at "Initialization Ethernet PG/OP channel".</li> </ul>                                                                                 |
| Transfer                      | <ul> <li>For transfer open your project in the Siemens SIMATIC manager.</li> <li>If not already happen, set at Siemens SIMATIC manager via Options &gt; <i>Set PG/PC Interface</i> the access path to "TCP/IP -&gt; Network card Protocol RFC 1006".</li> <li>Click to PLC &gt; Download → the dialog "Select target module" is opened. Select your target module and enter the IP address parameters of the Ethernet PG/OP channel for connection. Provided that no new hardware configuration is transferred to the CPU, the entered Ethernet connection is permanently stored in the project as transfer channel.</li> <li>With [OK] the transfer is started. System dependent you get a message that the projected system differs from target system. This message may be accepted by [OK] → your project is transferred and may be executed in the CPU after transfer.</li> </ul> |

# **Operating modes**

| Overview                   | <ul> <li>The CPU can be in one of 4 operating modes:</li> <li>Operating mode STOP</li> <li>Operating mode START-UP</li> <li>Operating mode RUN</li> <li>Operating mode HOLD</li> <li>Certain conditions in the operating modes START-UP and RUN require a specific reaction from the system program. In this case the application interface is often provided by a call to an organization block that was included specifically for this event.</li> </ul>                                       |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating mode<br>STOP     | <ul> <li>The application program is not processed.</li> <li>If there has been a processing before, the values of counters, timers, flags and the process image are retained during the transition to the STOP mode.</li> <li>Outputs are inhibited, i.e. all digital outputs are disabled.</li> <li>RUN-LED off</li> <li>STOP-LED on</li> </ul>                                                                                                                                                  |
| Operating mode<br>START-UP | <ul> <li>During the transition from STOP to RUN a call is issued to the start-up organization block OB 100. The length of this OB is not limited. The processing time for this OB is not monitored. The START-UP OB may issue calls to other blocks.</li> <li>All digital outputs are disabled during the START-UP, i.e. outputs are inhibited.</li> <li>RUN-LED blinks</li> <li>STOP-LED off</li> <li>When the CPU has completed the START-UP OB, it assumes the operating mode RUN.</li> </ul> |
| Operating mode<br>RUN      | <ul> <li>The application program in OB 1 is processed in a cycle. Under the control of alarms other program sections can be included in the cycle.</li> <li>All timers and counters being started by the program are active and the process image is updated with every cycle.</li> <li>The BASP-signal (outputs inhibited) is deactivated, i.e. all digital outputs are enabled.</li> <li>RUN-LED on</li> <li>STOP-LED off</li> </ul>                                                           |

| Operating mode<br>HOLD                      | The CPU gives you the opportunity to define up to 4 breakpoints for<br>program diagnosis. Setting and deletion of breakpoints happens in your<br>programming environment. As soon as a breakpoint is reached, you may<br>process your program step by step and in- and outputs can be activated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Precondition                                | <ul> <li>For the usage of breakpoints, the following preconditions have to be fulfilled:</li> <li>Testing in single step mode is only possible with STL. If necessary switch the view via View &gt; <i>STL</i> to STL.</li> <li>The block must be opened online and must not be protected.</li> <li>The open block must not be altered in the editor.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Approach for<br>working with<br>breakpoints | <ul> <li>Activate View &gt; Breakpoint Bar.</li> <li>Set the cursor to the command line where you want to insert a breakpoint.</li> <li>Set the breakpoint with Debug &gt; Set Breakpoint. The according command line is marked with a circle.</li> <li>To activate the breakpoint click on Debug &gt; Breakpoints Active. The circle is changed to a filled circle.</li> <li>Bring your CPU into RUN. When the program reaches the breakpoint, your CPU switches to the state HOLD, the breakpoint is marked with an arrow and the register contents are monitored.</li> <li>Now you may execute the program code step by step via Debug &gt; Execute Next Statement or run the program until the next breakpoint via Debug &gt; Resume.</li> <li>Delete (all) breakpoints with the option Debug &gt; Delete All Breakpoints.</li> </ul> |
| Behavior in<br>operating state<br>HOLD      | <ul> <li>The LED RUN blinks and the LED STOP is on.</li> <li>The execution of the code is stopped. No level is further executed.</li> <li>All times are frozen.</li> <li>The real-time clock runs on.</li> <li>The outputs are closed, but may be released for test purposes.</li> <li>Passive CP communication is possible.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | Note!<br>The usage of breakpoints is always possible. Switching to the operating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

The usage of breakpoints is always possible. Switching to the operating mode test operation is not necessary.

With more than 3 breakpoints, a single step execution is not possible.

Function<br/>securityThe CPUs include security mechanisms like a Watchdog (100ms) and a<br/>parameterizable cycle time surveillance (parameterizable min. 1ms) that<br/>stop res. execute a RESET at the CPU in case of an error and set it into a<br/>defined STOP state.<br/>The VIPA CPUs are developed function secure and have the following<br/>system properties:

| Event                               | concerns                | Effect                                                                                                                                                                                      |
|-------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $RUN \rightarrow STOP$              | general                 | BASP ( <b>B</b> efehls- <b>A</b> usgabe- <b>Sp</b> erre, i.e. command output lock) is set.                                                                                                  |
|                                     | central digital outputs | The outputs are set to 0V.                                                                                                                                                                  |
|                                     | central analog outputs  | The voltage supply for the output channels is switched off.                                                                                                                                 |
|                                     | decentral outputs       | The outputs are set to 0V.                                                                                                                                                                  |
|                                     | decentral inputs        | The inputs are read constantly from the slave and the recent values are put at disposal.                                                                                                    |
| STOP $\rightarrow$ RUN res. PowerON | general                 | First the PII is deleted, then OB 100 is called. After<br>the execution of the OB, the BASP is reset and<br>the cycle starts with:<br>Delete PIO $\rightarrow$ Read PII $\rightarrow$ OB 1. |
|                                     | central analog outputs  | The behavior of the outputs at restart can be preset.                                                                                                                                       |
|                                     | decentral inputs        | The inputs are read constantly from the slave and the recent values are put at disposal.                                                                                                    |
| RUN                                 | general                 | The program execution happens cyclically and can therefore be foreseen:<br>Read PII $\rightarrow$ OB 1 $\rightarrow$ Write PIO.                                                             |

PII = Process image inputs

PIO = Process image outputs

### **Overall reset**

Overview

During the overall reset the entire user memory (RAM) is erased. Data located in the memory card is not affected.

You have 2 options to initiate an overall reset:

- initiate the overall reset by means of the function selector switch
- initiate the overall reset by means of the Siemens SIMATIC Manager



#### Note!

You should always issue an overall reset to your CPU before loading an application program into your CPU to ensure that all blocks have been cleared from the CPU.

#### Overall reset by means of the function selector

Condition

The operating mode of the CPU is STOP. Place the function selector on the CPU in position "STOP"  $\rightarrow$  the STOP-LED is on.

Overall reset

- Place the function selector in the position MRES and hold it in this position for app. 3 seconds. → The STOP-LED changes from blinking to permanently on.
- Place the function selector in the position STOP and switch it to MRES and quickly back to STOP within a period of less than 3 seconds.
   → The STOP-LED blinks (overall reset procedure).
- The overall reset has been completed when the STOP-LED is on permanently.  $\rightarrow$  The STOP-LED is on.

The following figure illustrates the above procedure:



Automatic reload At this point the CPU attempts to reload the parameters and the program from the memory card.  $\rightarrow$  The MCC-LED blinks. When the reload has been completed the LED expires. The operating mode of the CPU will be STOP or RUN, depending on the position of the function selector. Overall reset by Condition means of the The operating mode of the CPU must be STOP. **Siemens SIMATIC** You may place the CPU in STOP mode by the menu command Manager **PLC** > Operating mode. Overall reset You may request the overall reset by means of the menu command PLC > Clean/Reset. In the dialog window you may place your CPU in STOP mode and start the overall reset if this has not been done as yet. The STOP-LED blinks during the overall reset procedure. When the STOP-LED is on permanently the overall reset procedure has been completed. Automatic reload At this point the CPU attempts to reload the parameters and the program from the memory card.  $\rightarrow$  The MCC-LED blinks. When the reload has been completed, the LED expires. The operating mode of the CPU will be STOP or RUN, depending on the position of the function selector. Set back to factory The following approach deletes the internal RAM of the CPU completely and sets it back to the delivery state. setting Please regard that the MPI address is also set back to default 2! • Push down the reset lever for app. 30 seconds. The ST-LED blinks. After a few seconds the LED turns to static light. Count the number of static light phases because now the LED switches between static light and blinking. • After the 6. static light you release the reset lever and push it down again shortly. Now the green RUN-LED is on once. This means that the RAM is totally deleted. • Turn the power supply off and on again. More information may be found at the part "Factory reset" further below.

### **Firmware update**

**Overview** 

There is the opportunity to execute a firmware update for SPEED-Bus modules and CPU via MMC.

For this an accordingly prepared MMC must be in the CPU during the startup.

So a firmware files can be recognized and assigned with startup, a pkg file name is reserved for each updateable component an hardware release, which begins with "px" and differs in a number with six digits.

The pkg file name of every updateable component may be found at a label right down the front flap of the module.

As soon as with startup a pkg file is on the MMC and the firmware is more current than in the components, all the pkg file assigned components within the CPU and at the SPEED-Bus get the new firmware.



Firmware Package and Version

Latest Firmware at<br/>ftp.vipa.deThe latest firmware versions are to be found in the service area at<br/>www.vipa.de and at the ftp server at ftp.vipa.de/support/firmware.

For example the following files are necessary for the firmware update of the CPU 317-2AJ12 and its components (Profibus) with hardware release 1:

- CPU 317-2AJ12, Hardware release 1: Px000067 V ... .zip
- Profibus DP master (integrated/SPEED-Bus): Px000062\_V ... .zip



#### Attention!

When installing a new firmware you have to be extremely careful. Under certain circumstances you may destroy the CPU, for example if the voltage supply is interrupted during transfer or if the firmware file is defective.

In this case, please call the VIPA-Hotline!

Please regard that the version of the update firmware has to be different from the existing firmware otherwise no update is executed.

**Display the** Firmware version of the SPEED7 system via Web Site

Every SPEED7-CPU has an integrated website that monitors information about firmware version of the SPEED7 components. The Ethernet PG/OP channel provides the access to this web site.

To activate the PG/OP channel you have to enter according IP parameters.

This can be made in Siemens SIMATIC manager either by a hardware configuration, loaded by MMC respectively MPI or via Ethernet by means of the MAC address with PLC > Assign Ethernet Address.

After that you may access the PG/OP channel with a web browser via the IP address of the project engineering. More detailed information is to find in the manual of your SPEED7 CPU "Access to Ethernet PG/OP channel and website".

Load firmware and • Go to www.vipa.de. transfer it to MMC

- Click on Service > Download > Firmware Updates.
- Click on "Firmware for System 300S CPUs"
- Choose the according modules (CPU, DPM...) and download the firmware Px.....zip to your PC.
- Extract the zip-file and copy the extracted file to your MMC.
- Following this approach, transfer all wanted firmware files to your MMC.

Preconditions for ftp For the display of ftp sites in your web browser you may have to execute access the following adjustments:

Internet Explorer

ftp access only with version 5.5 or higher

**Options** > Internet options, Register "Advanced" in the area "Browsing":

- activate: "Enable folder view for ftp sites"
- activate: "Use passive ftp ..."

Netscape

ftp- access only with version 6.0 or higher No further adjustments are required

If you still have problems with the ftp access, please ask your system operator.



#### Attention!

With a firmware update an overall reset is automatically executed. If your program is only available in the load memory of the CPU it is deleted! Save your program before executing a firmware update! After the firmware update you should execute a "Set back to factory settings" (see following page).

Transfer firmware from MMC into CPU

- 1. Get the RUN-STOP lever of your CPU in position STOP. Turn off the voltage supply. Plug the MMC with the firmware files into the CPU. Please take care of the correct plug-in direction of the MMC. Turn on the voltage supply.
- 2. After a short boot-up time, the alternate blinking of the LEDs SF and FRCE shows that at least a more current firmware file was found on the MMC.
- 3. You start the transfer of the firmware as soon as you tip the RUN/STOP lever downwards to MRES within 10s.
- 4. During the update process, the LEDs SF and FRCE are alternately blinking and MCC LED is on. This may last several minutes.
- 5. The update is successful finished when the LEDs PWR, STOP, SF, FRCE and MCC are on. If they are blinking fast, an error occurred.
- 6. Turn Power OFF and ON. Now it is checked by the CPU, whether further current firmware versions are available at the MMC. If so, again the LEDs SF and FRCE flash after a short start-up period. Continue with point 3.

If the LEDs do not flash, the firmware update is ready.

Now a *factory reset* should be executed (see next page). After that the CPU is ready for duty.



## **Factory reset**

#### Proceeding

With the following proceeding the internal RAM of the CPU is completely deleted and the CPU is reset to delivery state. Please note that here also the IP address of the Ethernet PG/OP channel is set to 0.0.0.0 and the MPI address is reset to the address 2!

A factory reset may also be executed by the MMC-Cmd FACTORY\_ RESET. More information may be found at "MMC-Cmd - Auto commands".

- 1. Switch the CPU to STOP.
- 2. Push the operating switch down to position MRES for 30s. Here the STOP-LED flashes. After a few seconds the stop LED changes to static light. Now the STOP LED changes between static light and flashing. Starting here count the static light states.
- 3. After the 6. static light release the operating mode switch and tip it downwards to MRES within 1s.
- 4. For the confirmation of the resetting procedure the green run LED gets ON within 0.5s. If not the factory reset has failed and only an overall reset was executed. In this case you can repeat the procedure. A factory reset can only be executed if the stop LED has static light for exactly 6 times.
- 5. After factory reset switch the power supply off and on.

The proceeding is shown in the following Illustration:



#### Note!

After the firmware update you always should execute a Factory reset.

# Memory extension with MCC

project.

#### Overview



Approach

There is the possibility to extend the work memory of the CPU.

For this, a MCC memory extension card is available from VIPA. The MCC is a specially prepared MMC (**M**ultimedia **C**ard). By plugging the MCC into the MCC slot and then an overall reset the according memory expansion is released. There may only one memory expansion be activated at the time. On the MCC there is the file *memory.key*. This file may not be altered or deleted. You may use the MCC also as "normal" MMC for storing your

To extend the memory, plug the MCC into the card slot at the CPU labeled with "MCC" and execute an overall reset.



If the memory expansion on the MCC exceeds the maximum extendable memory range of the CPU, the maximum possible memory of the CPU is automatically used.

You may determine the recent memory extension via the integrated web page or with the Siemens SIMATIC Manager at *Module Information* - "Memory".



#### Attention!

Please regard that the MCC must remain plugged when you've executed the memory expansion at the CPU. Otherwise the CPU switches to STOP after 72 hours. The MCC <u>cannot</u> be exchanged with a MCC of the same memory configuration.

Behavior

When the MCC memory configuration has been taken over you may find the diagnosis entry 0xE400 in the diagnostic buffer of the CPU.

After pulling the MCC the entry 0xE401 appears in the diagnostic buffer, the SF-LED is on and after 72 hours the CPU switches to STOP. A reboot is only possible after plugging-in the MCC again or after an overall reset.

The remaining time after pulling the MCC is always been shown with the parameter *MCC-Trial-Time* on the web page.

After re-plugging the MCC, the SF-LED extinguishes and 0xE400 is entered into the diagnostic buffer.

You may reset the memory configuration of your CPU to the initial status at any time by executing an overall reset without MCC.

## Extended know-how protection

- **Overview** Besides the "standard" Know-how protection the SPEED7-CPUs from VIPA provide an "extended" know-how protection that serves a secure block protection for accesses of 3. persons.
- Standard protection The standard protection from Siemens transfers also protected blocks to the PG but their content is not displayed. But with according manipulation the Know-how protection is not guaranteed.

Extended protection The "extended" know-how protection developed by VIPA offers the opportunity to store blocks permanently in the CPU.

At the "extended" protection you transfer the protected blocks into a WLDfile named protect.wld. By plugging the MMC and following overall reset, the blocks in the protect.wld are permanently stored in the CPU.

You may protect OBs, FBs and FCs.

When back-reading the protected blocks into the PG, exclusively the block header are loaded. The source remains in the CPU and is thus protected for accesses of 3. persons.



| Protect blocks<br>with protect.wld | Create a new wld-file in your project engineering tool with <b>File</b> > <i>Memory Card file</i> > <i>New</i> and rename it to "protect.wld". |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | Transfer the according blocks into the file by dragging them with the mouse from the project to the file window of protect.wld.                |

Transfer protect.wld to CPU with overall reset Transfer the file protect.wld to a MMC storage module, plug the MMC into the CPU and execute an overall reset with the following approach:



The overall reset stores the blocks in protect.wld permanently in the CPU protected from accesses of 3. persons.

| Protection<br>behavior                            | Protected blocks are overwritten by a new protect.wld.<br>Using a PG 3. persons may access protected blocks but only the block<br>header is transferred to the PG. The block code that is to be protected<br>remains in the CPU and cannot be read.                                                                                                         |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Change respectively<br>delete protected<br>blocks | Protected blocks in the RAM of the CPU may be substituted at any time by blocks with the same name. This change remains up to next overall reset. Protected blocks may permanently be overwritten only if these are deleted at the protect.wld before.<br>By transferring an empty protect.wld from the MMC you may delete all protected blocks in the CPU. |
| Usage of<br>protected blocks                      | Due to the fact that reading of a "protected" block from the CPU monitors<br>no symbol labels it is convenient to provide the "block covers" for the end<br>user.<br>For this, create a project out of all protected blocks. Delete all networks in<br>the blocks so that these only contain the variable definitions in the<br>according symbolism.        |

# **MMC-Cmd - Auto commands**

**Overview** A command file at a MMC may be started automatically when the MMC is stuck and the CPU is in STOP. As soon as the MMC is stuck the command file is once executed at CPU STOP up to the next PowerON.

The command file is a text file, which consists of a command sequence to be stored as *vipa\_cmd.mmc* in the root directory of the MMC.

The file has to be started by *CMD\_START* as 1. command, followed by the desired commands (no other text) und must be finished by CMD\_END as last command.

Text after the last command *CMD\_END* e.g. comments is permissible, because this is ignored. As soon as the command file is recognized and executed each action is stored at the MMC in the log file logfile.txt. In addition for each executed command a diagnostics entry may be found in the diagnostics buffer.

**Commands** In the following there is an overview of the commands. Please regard the command sequence is to be started with *CMD\_START* and ended with CMD\_END.

| Command       | Description                                                                                                                                                                                                                                                                                | Diagnostics entry |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| CMD_START     | In the first line CMD_START is to be located.                                                                                                                                                                                                                                              | 0xE801            |
|               | There is a diagnostic entry if CMD_START is missing                                                                                                                                                                                                                                        | 0xE8FE            |
| WAIT1SECOND   | Waits ca. 1 second.                                                                                                                                                                                                                                                                        | 0xE803            |
| WEBPAGE       | The current web page of the CPU is stored at the MMC as "webpage.htm".                                                                                                                                                                                                                     | 0xE804            |
| LOAD_PROJECT  | The function "Overall reset and reload from MMC" is executed. The wld file located after the command is loaded else "s7prog.wld" is loaded.                                                                                                                                                | 0xE805            |
| SAVE_PROJECT  | The recent project (blocks and hardware configuration) is stored as "s7prog.wld" at the MMC.<br>If the file just exists it is renamed to "s7prog.old".                                                                                                                                     | 0xE806            |
| FACTORY_RESET | Executes "factory reset".                                                                                                                                                                                                                                                                  | 0xE807            |
| DIAGBUF       | The current diagnostics buffer of the CPU is stored as "diagbuff.txt" at the MMC.                                                                                                                                                                                                          | 0xE80B            |
| SET_NETWORK   | IP parameters for Ethernet PG/OP channel may be set<br>by means of this command.<br>The IP parameters are to be given in the order IP<br>address, subnet mask and gateway in the format<br>xxx.xxx.xxx.xxx each separated by a comma.<br>Enter the IP address if there is no gateway used. | 0xE80E            |
| CMD_END       | In the last line CMD_END is to be located.                                                                                                                                                                                                                                                 | 0xE802            |

**Examples** The structure of a command file is shown in the following. The corresponding diagnostics entry is put in parenthesizes.

Example 1

| CMD_START             | Marks the start of the command sequence (0xE801)               |
|-----------------------|----------------------------------------------------------------|
| LOAD_PROJECT proj.wld | Execute an overall reset and load "proj.wld" (0xE805)          |
| WAIT1SECOND           | Wait ca. 1s (0xE803)                                           |
| WEBPAGE               | Store web page as "webpage.htm" (0xE804)                       |
| DIAGBUF               | Store diagnostics buffer of the CPU as "diagbuff.txt" (0xE80B) |
| CMD_END               | Marks the end of the command sequence (0xE802)                 |
| arbitrary text        | Text after the command CMD_END is not evaluated.               |

Example 2

| CMD_START<br>LOAD_PROJECT proj2.wld<br>WAIT1SECOND<br>WAIT1SECOND | Marks the start of the command sequence (0x<br>Execute an overall reset and load "proj2.wld" (<br>Wait ca. 1s (0xE803)<br>Wait ca. 1s (0xE803) | ,                        |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| SET_NETWORK 172.16.129.2                                          | 210,255.255.224.0,172.16.129.210                                                                                                               | IP parameter<br>(0xE80E) |
| WAIT1SECOND                                                       | Wait ca. 1s (0xE803)                                                                                                                           | . ,                      |
| WAIT1SECOND                                                       | Wait ca. 1s (0xE803)                                                                                                                           |                          |
| WEBPAGE                                                           | Store web page as "webpage.htm" (0xE804)                                                                                                       |                          |
| DIAGBUF                                                           | Store diagnostics buffer of the CPU as "diagbu                                                                                                 | uff.txt" (0xE80B)        |
| CMD_END                                                           | Marks the end of the command sequence (0xE                                                                                                     | E802)                    |
| arbitrary text                                                    | Text after the command CMD_END is not eval                                                                                                     | uated.                   |



#### Note!

The parameters IP address, subnet mask and gateway may be received from the system administrator.

Enter the IP address if there is no gateway used.

## **VIPA** specific diagnostic entries

Entries in the diagnostic buffer

You may read the diagnostic buffer of the CPU via the Siemens SIMATIC Manager. Besides of the standard entries in the diagnostic buffer, the VIPA CPUs support some additional specific entries in form of event-IDs.

The current content of the diagnostics buffer is stored on MMC by means of the MMC-Cmd DIAGBUF. More information may be found at "MMC-Cmd - Auto commands".



#### Note!

Every register of the module information is supported by the VIPA CPUs. More information may be found at the online help of the Siemens SIMATIC manager.

#### Monitoring the diagnostic entries

To monitor the diagnostic entries you choose the option **PLC** > *Module* Information in the Siemens SIMATIC Manager. Via the register "Diagnostic Buffer" you reach the diagnostic window:

|                                               | e Informat    |                                     | = 2 (directly)                            | _        | Operating mode of th<br>Not a force job | e CPU:      | RUN                   |
|-----------------------------------------------|---------------|-------------------------------------|-------------------------------------------|----------|-----------------------------------------|-------------|-----------------------|
| Tim                                           | e System      |                                     | Performance                               | e Data   | Communic                                | ation       | Stacks                |
| Ge                                            | neral         |                                     | )iagnostic Bul                            | fer      | Memory                                  | 1 :         | Scan Cycle Time       |
| <u>E</u> vents:                               |               | 🗖 Eilte                             | settings activ                            | /e       |                                         | U/local ti  | me difference         |
| No.                                           | Time of day   |                                     | Date                                      | Event    |                                         |             | ▲ [                   |
| 10                                            | 01:44:22:02   | 20 pm                               | 03/28/06                                  | Request  | for automatic warm res                  | tart        |                       |
| 11                                            | 01:44:22:02   | 20 pm                               | 03/28/06                                  | Mode tra | ansition from STOP to S                 | TARTUP      |                       |
| 12                                            | 01:43:57:43   | 34 pm                               | 03/28/06                                  | STOP c   | aused by PG stop opera                  | ation or by | / SFB 20 "STO         |
| 13                                            | 01:43:51:35   | 56 pm                               | 03/28/06                                  | Event ID | ): 16# EOCC 🛛 🧲 🗕 🗕                     | -           |                       |
| 14                                            | 01:42:26:68   | 37 pm                               | 03/28/06                                  | Mode tra | ansition from START                     | \$ 711      |                       |
| 15                                            | 01:42:26:68   | 36 pm                               | 03/28/06                                  |          | for automatic warm res                  |             | PA-ID I               |
| 16                                            | 01:42:26:68   | 36 pm                               | 03/28/06                                  | Mode tra | ansition from STOP to S                 | TARTUP      |                       |
| 17                                            | 01:42:16:90   | )4 pm                               | 03/28/06                                  | Event ID | ): 16# EOCC 🛛 🧲 💳                       | -           | <b>•</b>              |
| <u>D</u> etails d                             | on Eivent:    | 1 of 18                             |                                           |          | Ev                                      | ent ID:     | 16# 4302              |
| Startup<br>- Differe<br>- Time fr<br>- Single |               | n setpoint<br>at the la<br>peration | JP to RUN<br>and actual c<br>st backed up |          | 'n                                      |             | _<br>_                |
| Sa                                            | ve <u>A</u> s | <u>s</u>                            | ettings                                   | Op       | en <u>B</u> lock                        |             | Help <u>o</u> n Event |
| Close                                         |               | <u>U</u> pdate                      | <u>Prin</u>                               | t        |                                         |             | Help                  |

The diagnosis is independent from the operating mode of the CPU. You may store a max. of 100 diagnostic entries in the CPU.

The following page shows an overview of the VIPA specific Event-IDs.

# Overview of the Event-IDs

| Event-ID | Description                                                                       |
|----------|-----------------------------------------------------------------------------------|
| 0xE003   | Error at access to I/O devices                                                    |
|          | Zinfo1: I/O address                                                               |
|          | Zinfo2: Slot                                                                      |
| 0xE004   | Multiple parameterization of a I/O address                                        |
|          | Zinfo1: I/O address                                                               |
|          | Zinfo2: Slot                                                                      |
| 0xE005   | Internal error - Please contact the VIPA-Hotline!                                 |
| 0xE006   | Internal error - Please contact the VIPA-Hotline!                                 |
| 0xE007   | Configured in-/output bytes do not fit into I/O area                              |
| 0xE008   | Internal error - Please contact the VIPA-Hotline!                                 |
| 0xE009   | Error at access to standard back plane bus                                        |
| 0xE010   | Not defined module group at backplane bus recognized                              |
|          | Zinfo2: Slot                                                                      |
|          | Zinfo3: Type ID                                                                   |
| 0xE011   | Master project engineering at Slave-CPU not possible or wrong slave configuration |
| 0xE012   | Error at parameterization                                                         |
| 0xE013   | Error at shift register access to standard bus digital modules                    |
| 0xE014   | Error at Check_Sys                                                                |
| 0xE015   | Error at access to the master                                                     |
|          | Zinfo2: Slot of the master (32=page frame master)                                 |
| 0xE016   | Maximum block size at master transfer exceeded                                    |
|          | Zinfo1: I/O address                                                               |
|          | Zinfo2: Slot                                                                      |
| 0xE017   | Error at access to integrated slave                                               |
| 0xE018   | Error at mapping of the master I/O devices                                        |
| 0xE019   | Error at standard back plane bus system recognition                               |
| 0xE01A   | Error at recognition of the operating mode (8 / 9bit)                             |
| 0xE01B   | Error - maximum number of plug-in modules exceeded                                |
| 0xE030   | Error of the standard bus                                                         |
|          |                                                                                   |
| 0xE0B0   | SPEED7 is not stoppable (probably undefined BCD value at timer)                   |
| 0xE0C0   | Not enough space in work memory for storing code block (block size exceeded)      |
| 0xE0CC   | Communication error MPI / Serial                                                  |
| 0xE0CD   | Error at DPV1 job management                                                      |
| 0xE0CE   | Error: Timeout at sending of the i-slave diagnostics                              |
|          |                                                                                   |
| 0xE100   | MMC access error                                                                  |
| 0xE101   | MMC error file system                                                             |
| 0xE102   | MMC error FAT                                                                     |
| 0xE104   | MMC error at saving                                                               |
| 0xE200   | MMC writing finished (Copy Ram2Rom)                                               |
|          | continued                                                                         |

continued ...

... continue

| Event-ID | Description                                                                                     |
|----------|-------------------------------------------------------------------------------------------------|
| 0xE210   | MMC reading finished (reload after overall reset)                                               |
| 0xE21F   | MMC reading: error at reload (after overall reset), read error, out of memory                   |
|          |                                                                                                 |
| 0xE400   | Memory expansion MCC has been plugged                                                           |
| 0xE401   | Memory expansion MCC has been removed                                                           |
|          |                                                                                                 |
| 0xE801   | MMC-Cmd: CMD_START recognized and successfully executed                                         |
| 0xE802   | MMC-Cmd: CMD_END recognized and successfully executed                                           |
| 0xE803   | MMC-Cmd: WAIT1SECOND recognized and successfully executed                                       |
| 0xE804   | MMC-Cmd: WEBPAGE recognized and successfully executed                                           |
| 0xE805   | MMC-Cmd: LOAD_PROJECT recognized and successfully executed                                      |
| 0xE806   | MMC-Cmd: SAVE_ PROJECT recognized and successfully executed                                     |
| 0xE807   | MMC-Cmd: FACTORY_RESET recognized and successfully executed                                     |
| 0xE80B   | MMC-Cmd: DIAGBUF recognized and successfully executed                                           |
| 0xE80E   | MMC-Cmd: SET_NETWORK recognized and successfully executed                                       |
| 0xE8FB   | MMC-Cmd: Error: Initialization of the Ethernet PG/OP channel by means of SET_NETWORK is faulty. |
| 0xE8FC   | MMC-Cmd: Error: Not every IP-Parameter is set at SET_NETWORK.                                   |
| 0xE8FE   | MMC-Cmd: Error: CMD_START was not found                                                         |
| 0xE8FF   | MMC-Cmd: Error: Reading the CMD file is faulty (MMC error)                                      |
| 0xE901   | Check sum error                                                                                 |
|          |                                                                                                 |
| 0xEA00   | Internal error - Please contact the VIPA-Hotline!                                               |
| 0xEA01   | Internal error - Please contact the VIPA-Hotline!                                               |
| 0xEA02   | SBUS: Internal error (internal plugged sub module not recognized)                               |
|          | Zinfo1: Internal slot                                                                           |
| 0xEA04   | SBUS: Multiple parameterization of a I/O address                                                |
|          | Zinfo1: I/O address                                                                             |
|          | Zinfo2: Slot                                                                                    |
|          | Zinfo3: Data width                                                                              |
| 0xEA05   | Internal error - Please contact the VIPA-Hotline!                                               |
| 0xEA07   | Internal error - Please contact the VIPA-Hotline!                                               |
| 0xEA08   | SBUS: Parameterized input data width unequal to plugged input data width                        |
|          | Zinfo1: Parameterized input data width                                                          |
|          | Zinfo2: Slot                                                                                    |
|          | Zinfo3: Input data width of the plugged module                                                  |
| 0xEA09   | SBUS: Parameterized output data width unequal to plugged output data width                      |
|          | Zinfo1: Parameterized output data width                                                         |
|          | Zinfo2: Slot                                                                                    |
|          | Zinfo3: Output data width of the plugged module                                                 |

continued ...

| continue |
|----------|
|----------|

| Event-ID | Description                                                                         |
|----------|-------------------------------------------------------------------------------------|
| 0xEA10   | SBUS: Input address outside input area                                              |
| UXEATU   | Zinfo1: I/O address                                                                 |
|          | Zinfo1: I/O address<br>Zinfo2: Slot                                                 |
|          |                                                                                     |
| 0 5444   | Zinfo3: Data width                                                                  |
| 0xEA11   | SBUS: Output address outside output area                                            |
|          | Zinfo1: I/O address                                                                 |
|          | Zinfo2: Slot                                                                        |
|          | Zinfo3: Data width                                                                  |
| 0xEA12   | SBUS: Error at writing record set                                                   |
|          | Zinfo1: Slot                                                                        |
|          | Zinfo2: Record set number                                                           |
|          | Zinfo3: Record set length                                                           |
| 0xEA14   | SBUS: Multiple parameterization of a I/O address (Diagnostic address)               |
|          | Zinfo1: I/O address                                                                 |
|          | Zinfo2: Slot                                                                        |
|          | Zinfo3: Data width                                                                  |
| 0xEA15   | Internal error - Please contact the VIPA-Hotline!                                   |
| 0xEA18   | SBUS: Error at mapping of the master I/O devices                                    |
|          | Zinfo2: Master slot                                                                 |
| 0xEA19   | Internal error - Please contact the VIPA-Hotline!                                   |
| 0xEA20   | Error - RS485 interface is not set to Profibus DP master but there is a Profibus DP |
|          | master configured.                                                                  |
| 0xEA21   | Error - Project engineering RS485 interface X2/X3:                                  |
|          | Profibus DP master is configured but missing                                        |
|          | Zinfo2: Interface x                                                                 |
| 0xEA22   | Error - RS485 interface X2 - value is out of range                                  |
|          | Zinfo: Configured value X2                                                          |
| 0xEA23   | Error - RS485 interface X3 - value is out of range                                  |
|          | Zinfo: Configured value X3                                                          |
| 0xEA24   | Error - Project engineering RS485 interface X2/X3:                                  |
|          | Interface/Protocol is missing, the default settings are used.                       |
|          | Zinfo2: Configured value X2                                                         |
|          | Zinfo2: Configured value X3                                                         |
|          |                                                                                     |
| 0xEA30   | Internal error - Please contact the VIPA-Hotline!                                   |
| 0xEA40   | Internal error - Please contact the VIPA-Hotline!                                   |
| 0xEA41   | Internal error - Please contact the VIPA-Hotline!                                   |
|          |                                                                                     |
| 0xEA98   | Timeout at waiting for reboot of a SBUS module (Server)                             |
| 0xEA99   | Error at file reading via SBUS                                                      |
|          |                                                                                     |
| 0xEE00   | Internal error - Please contact the VIPA-Hotline!                                   |
| UNLLUU   |                                                                                     |

## Using test functions for control and monitoring of variables

**Overview** For troubleshooting purposes and to display the status of certain variables you can access certain test functions via the menu item **Debug** of the Siemens SIMATIC Manager.

The status of the operands and the VKE can be displayed by means of the test function **Debug** > *Monitor*.

You can modify and/or display the status of variables by means of the test function **PLC** > *Monitor/Modify Variables*.

**Debug** > *Monitor* This test function displays the current status and the VKE of the different operands while the program is being executed. It is also possible to enter corrections to the program.



#### Note!

When using the test function "Monitor" the PLC must be in RUN mode!

The processing of the states may be interrupted by means of jump commands or by timer and process-related alarms. At the breakpoint the CPU stops collecting data for the status display and instead of the required data it only provides the PG with data containing the value 0.

For this reason, jumps or time and process alarms can result in the value displayed during program execution remaining at 0 for the items below:

- the result of the logical operation VKE
- Status / AKKU 1
- AKKU 2
- Condition byte
- absolute memory address SAZ. In this case SAZ is followed by a "?".

The interruption of the processing of statuses does not change the execution of the program. It only shows that the data displayed is no longer.

PLC > Monitor/Modify Variables This test function returns the condition of a selected operand (inputs, outputs, flags, data word, counters or timers) at the end of programexecution.

This information is obtained from the process image of the selected operands. During the "processing check" or in operating mode STOP the periphery is read directly from the inputs. Otherwise only the process image of the selected operands is displayed.

#### Control of outputs

It is possible to check the wiring and proper operation of output-modules.

You can set outputs to any desired status with or without a control program. The process image is not modified but outputs are no longer inhibited.

#### Control of variables

The following variables may be modified:

I, Q, M, T, C and D.

The process image of binary and digital operands is modified independently of the operating mode of the CPU.

When the operating mode is RUN the program is executed with the modified process variable. When the program continues they may, however, be modified again without notification.

Process variables are controlled asynchronously to the execution sequence of the program.

# Chapter 5 Deployment PtP communication

**Overview** Content of this chapter is the employment of the RS485 slot for serial PtP communication.

Here you'll find all information about the protocols, the activation and project engineering of the interface which are necessary for the serial communication using the RS485 interface.

| Content | Торіс        |                              | Page |
|---------|--------------|------------------------------|------|
|         | Chapter 5    | Deployment PtP communication |      |
|         | Fast introdu | ction                        |      |
|         | Principle of | the data transfer            |      |
|         | Deployment   | of RS485 interface for PtP   | 5-4  |
|         | Parameteriz  | ation                        |      |
|         | Communica    | tion                         | 5-9  |
|         | Protocols ar | nd procedures                | 5-15 |
|         | Modbus - Fi  | unction codes                | 5-19 |
|         | Modbus – E   | xample communication         | 5-23 |

# **Fast introduction**

| General                                      | Via a hardware configuration you may de-activate the Profibus part<br>integrated to the SPEED7 CPU and thus release the RS485 interface for<br>PtP ( <b>p</b> oint- <b>t</b> o- <b>p</b> oint) communication.<br>The RS485 interface supports in PtP operation the serial process<br>connection to different source res. destination systems.                                                                                                                                                                                   |                          |                    |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|--|--|
| Protocols                                    | The protocols res. procedures ASCII, STX/ETX, 3964R, USS and Modbus are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          |                    |  |  |
| Switch of RS485<br>for ptp operation         | Per default, every CPU uses the RS485 interface for Profibus communication. A hardware configuration allows you to switch the RS485 interface to point-to-point operation using <i>Object properties</i> and the parameter "Function RS485".                                                                                                                                                                                                                                                                                    |                          |                    |  |  |
| Parameterization                             | The parameterization of the serial interface happens during runtime using the SFC 216 (SER_CFG). For this you have to store the parameters in a DB for all protocols except ASCII.                                                                                                                                                                                                                                                                                                                                              |                          |                    |  |  |
| Communication                                | The SFCs are controlling the communication. Send takes place via<br>SFC 217 (SER_SND) and receive via SFC 218 (SER_RCV).<br>The repeated call of the SFC 217 SER_SND delivers a return value for<br>3964R, USS and Modbus via RetVal that contains, among other things,<br>recent information about the acknowledgement of the partner station.<br>The protocols USS and Modbus allow to evaluate the receipt telegram by<br>calling the SFC 218 SER_RCV after SER_SND.<br>The SFCs are included in the consignment of the CPU. |                          |                    |  |  |
| Overview SFCs<br>for serial<br>communication | The following SFCs are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e used for the serial co | mmunication:       |  |  |
| oommunioution                                | SF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | FC                       | Description        |  |  |
|                                              | SFC 216                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SER_CFG                  | RS485 parameterize |  |  |
|                                              | SFC 217                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SER_SND                  | RS485 send         |  |  |
|                                              | SFC 218                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SER_RCV                  | RS485 receive      |  |  |

# Principle of the data transfer

**Overview** The data transfer is handled during runtime by using SFCs. The principle of data transfer is the same for all protocols and is shortly illustrated in the following.

**Principle** Data, which are written into the according data channel by the PLC, is stored in a FIFO send buffer (first in first out) with a size of 2x1024byte and then put out via the interface.

When the interface receives data, this is stored in a FIFO receive buffer with a size of 2x1024 byte and can there be read by the PLC.

If the data is transferred via a protocol, the adoption of the data to the according protocol happens automatically.

In opposite to ASCII and STX/ETX, the protocols 3964R, USS and Modbus require the acknowledgement of the partner.

An additional call of the SFC 217 SER\_SND causes a return value in RetVal that includes among others recent information about the acknowledgement of the partner.

Further on for USS and Modbus after a SER\_SND the acknowledgement telegram must be evaluated by call of the SFC 218 SER\_RCV.

### **RS485 PtP communication**



# Deployment of RS485 interface for PtP

# Switch to PtP operation

Per default, the RS485 interface X3 of the CPU is used for the Profibus DP master. Via hardware configuration the RS485 interfaces may be switched to point-to-point communication via the Parameter *Function RS485 X3* of the *Properties*.

Hardware configuration

The hardware configuration happens as described at "Project engineering" by means of a virtual Profibus system with the following approach:



 VIPA\_SPEEDBUS

 Slot
 Order no.

 0
 Module at slot n

- Start the Siemens hardware configurator and install the VIPA GSD file SPEEDBUS.GSD.
- Configure the Siemens CPU 318-2AJ00 (6ES7 318-2AJ00-0AB0/V3.0).
- Place the System 300 modules in the plugged sequence starting with slot 4.
- Configure a Siemens CP 343-1 (343-1EX11) for the internal Ethernet PG/OP channel below the really plugged System 300 modules.
- Start here to configure and link every Ethernet CP 343 -SPEED-Bus as Siemens CP 343-1 (343-1EX11) respectively every SPEED-Bus Profibus DP master as Siemens CP 342-5DA02 V5.0.
- Since the SPEED-Bus modules are to be linked as a virtual Profibus system, for the SPEED-Bus always as last module the Siemens DP master 342-5 (342-5DA02 V5.0) is to be configured. Link the DP master and switch it to DP master operating mode.
- Connect the slave system "VIPA\_SPEEDbus". After installing the SPEEDBUS.GSD this may be found in the hardware catalog at *Profibus-DP / Additional field devices / I/O / VIPA / VIPA\_SPEEDBUS.*
- For the slave system set the Profibus address 100.
- Configure at slot 0 the VIPA CPU 317-2AJ12 of the hardware catalog from VIPA\_SPEEDbus.
- By double clicking the placed CPU 317-2AJ12 the properties dialog of the CPU may be opened.
- Switch the Parameter Function RS485 X3 to "PtP".
- To this master system you assign every further SPEED-Bus module as "VIPA\_SPEEDBUS" slave starting with the CPU. Here the Profibus address corresponds to the slot no. Beginning with 101. Place at slot 0 of every slave the assigned module and alter its parameters if needed.

After transferring your project to the CPU together with your PLC application, the RS485 interface is after the boot sequence available for PtP communication.

#### Properties RS485

- Logical states represented by voltage differences between the two cores of a twisted pair cable
- Serial bus connection in two-wire technology using half duplex mode
- Data communications up to a max. distance of 500m
- Data communication rate up to 115.2kbaud

#### Connection RS485



| Pin | Assignment         |
|-----|--------------------|
| 1   | n.c.               |
| 2   | M24V               |
| 3   | RxD/TxD-P (Line B) |
| 4   | RTS                |
| 5   | M5V                |
| 6   | P5V                |
| 7   | P24V               |
| 8   | RxD/TxD-N (Line A) |
| 9   | n.c.               |

#### Connection



## **Parameterization**

| SFC 216   | The parameterization happens during runtime deploying the SFC 216   |
|-----------|---------------------------------------------------------------------|
| (SER_CFG) | (SER_CFG). You have to store the parameters for STX/ETX, 3964R, USS |
|           | and Modbus in a DB.                                                 |

| Name        | Declaration | Туре | Comment                        |
|-------------|-------------|------|--------------------------------|
| Protocol    | IN          | BYTE | 1=ASCII, 2=STX/ETX, 3=3964R    |
| Parameter   | IN          | ANY  | Pointer to protocol parameters |
| Baudrate    | IN          | BYTE | Velocity of data transfer      |
| CharLen     | IN          | BYTE | 0=5bit, 1=6bit, 2=7bit, 3=8bit |
| Parity      | IN          | BYTE | 0=None, 1=Odd, 2=Even          |
| StopBits    | IN          | BYTE | 1=1bit, 2=1.5bit, 3=2bit       |
| FlowControl | IN          | BYTE | 1 (fix)                        |
| RetVal      | OUT         | WORD | Error Code (0 = OK)            |

Example: Wanted time 8ms at a baudrate of 19200baud Calculation: 19200bit/s x 0,008s  $\approx$  154bit  $\rightarrow$  (9Ah) Hex value is 9Ah.

#### Protocol

Here you fix the protocol to be used. You may choose between:

- 1: ASCII 2: STX/ETX
- 3: 3964R
- 4: USS Master
- 5: Modbus RTU Master
- 6: Modbus ASCII Master

**Parameter (as DB)** At ASCII protocol, this parameter is ignored. At STX/ETX, 3964R, USS and Modbus you fix here a DB that contains the communication parameters and has the following structure for the

communication parameters and has the following structure for the according protocols:

| Data ble | ock at STX/ETX |      |                                       |
|----------|----------------|------|---------------------------------------|
| DBB0:    | STX1           | BYTE | (1. Start-ID in hexadecimal)          |
| DBB1:    | STX2           | BYTE | (2. Start-ID in hexadecimal)          |
| DBB2:    | ETX1           | BYTE | (1. End-ID in hexadecimal)            |
| DBB3:    | ETX2           | BYTE | (2. End-ID in hexadecimal)            |
| DBW4:    | TIMEOUT        | WORD | (max. delay time between 2 telegrams) |



#### Note!

The start res. end sign should always be a value <20, otherwise the sign is ignored!

| Data block at 3964R |       |              |      |                                                   |
|---------------------|-------|--------------|------|---------------------------------------------------|
|                     | DBB0: | Prio         | BYTE | (The priority of both partners must be different) |
|                     | DBB1: | ConnAttmptNr | BYTE | (Number of connection trials)                     |
|                     | DBB2: | SendAttmptNr | BYTE | (Number of telegram retries)                      |
|                     | DBW4: | CharTimeout  | WORD | (Character delay time)                            |
|                     | DBW6: | ConfTimeout  | WORD | (Acknowledgement delay time)                      |
|                     |       |              |      |                                                   |

Data block at USSDBW0: TimeoutWORD (Delay time in)

Data block at Modbus-MasterDBW0: TimeoutWORD (Respond delay time)

Baud rateVelocity of data transfer in bit/s (baud).04h: 1200baud05h: 1800baud06h: 2400baud07h: 4800baud08h: 7200baud09h: 9600baud0Ah: 14400baud0Bh: 19200baud0Ch: 38400baud0Dh: 57600baud0Eh: 115200baud

| CharLen | Number of | f data bits | where a | character | is mapped to. |
|---------|-----------|-------------|---------|-----------|---------------|
|         | 0: 5bit   | 1: 6bit     | 2: 7bit | 3: 8bit   |               |

| Parity                           | The parity is -depending on the value- even or odd. For parity control, the information bits are extended with the parity bit that amends via its value ("0" or "1") the value of all bits to a defined status. If no parity is set, the parity bit is set to "1", but not evaluated.<br>0: NONE 1: ODD 2: EVEN |                                                |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|
| StopBits                         | The stop bits are set at the end of each transferred character and mark the end of a character.<br>1: 1bit 2: 1.5bit 3: 2bit                                                                                                                                                                                    |                                                |  |
| FlowControl                      | The parameter FlowControl is ignored. When sending RTS=0, when receiving RTS=1.                                                                                                                                                                                                                                 |                                                |  |
| RetVal SFC 216<br>(Error message | Return values                                                                                                                                                                                                                                                                                                   | sent by the block:                             |  |
| SER_CFG)                         | Error code                                                                                                                                                                                                                                                                                                      | Description                                    |  |
|                                  | 0000h                                                                                                                                                                                                                                                                                                           | no error                                       |  |
|                                  | 809Ah                                                                                                                                                                                                                                                                                                           | interface not found                            |  |
|                                  | 8x24h                                                                                                                                                                                                                                                                                                           |                                                |  |
|                                  | 8X2411                                                                                                                                                                                                                                                                                                          | Error at SFC-Parameter x, with x:              |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 1: Error at "Protocol"                         |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 2: Error at "Parameter"                        |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 3: Error at "Baudrate"                         |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 4: Error at "CharLength"                       |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 5: Error at "Parity"                           |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 6: Error at "StopBits"                         |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 7: Error at "FlowControl"                      |  |
|                                  | 809xh                                                                                                                                                                                                                                                                                                           | Error in SFC parameter value x, where x:       |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 1: Error at "Protocol"                         |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 3: Error at "Baudrate"                         |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 4: Error at "CharLength"                       |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 5: Error at "Parity"                           |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 6: Error at "StopBits"                         |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 7: Error at "FlowControl"                      |  |
|                                  | 8092h                                                                                                                                                                                                                                                                                                           | Access error in parameter DB (DB too short)    |  |
|                                  | 828xh                                                                                                                                                                                                                                                                                                           | Error in parameter x of DB parameter, where x: |  |
|                                  |                                                                                                                                                                                                                                                                                                                 | 1: Error 1. parameter                          |  |
| 2: Error                         |                                                                                                                                                                                                                                                                                                                 | 2: Error 2. parameter                          |  |
|                                  |                                                                                                                                                                                                                                                                                                                 |                                                |  |

# Communication

| Overview             | The communication happens via the send and receive blocks SFC 217 (SER_SND) and SFC 218 (SER_RCV).<br>The SFCs are included in the consignment of the CPU.                                                                                                                                                                                                                              |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFC 217<br>(SER_SND) | This block sends data via the serial interface.<br>The repeated call of the SFC 217 SER_SND delivers a return value for 3964R, USS and Modbus via RetVal that contains, among other things, recent information about the acknowledgement of the partner station.<br>The protocols USS and Modbus require to evaluate the receipt telegram by calling the SFC 218 SER_RCV after SER_SND. |

#### Parameter

| Name    | Declaration | Туре | Comment                                 |
|---------|-------------|------|-----------------------------------------|
| DataPtr | IN          | ANY  | Pointer to Data Buffer for sending data |
| DataLen | OUT         | WORD | Length of data sent                     |
| RetVal  | OUT         | WORD | Error Code (0 = OK)                     |

 DataPtr
 Here you define a range of the type Pointer for the send buffer where the data that has to be sent is stored. You have to set type, start and length.

 Example:
 Data is stored in DB5 starting at 0.0 with a length of 124byte.

 DataPtr:=P#DB5.DBX0.0 BYTE 124

DataLenWord where the number of the sent bytes is stored.At ASCII if data were sent by means of SFC 217 faster to the serial<br/>interface than the interface sends, the length of data to send could differ<br/>from the DataLen due to a buffer overflow. This should be considered by<br/>the user program.With STX/ETX, 3964R, Modbus and USS always the length set in DataPtr<br/>is stored or 0.

| (Error message | Return values of the block: |                                                                                                 |  |
|----------------|-----------------------------|-------------------------------------------------------------------------------------------------|--|
| SER_SND)       | Error code                  | Description                                                                                     |  |
|                | 0000h                       | Send data - ready                                                                               |  |
|                | 1000h                       | Nothing sent (data length 0)                                                                    |  |
|                | 20xxh                       | Protocol executed error free with xx bit pattern for diagnosis                                  |  |
|                | 7001h                       | Data is stored in internal buffer - active (busy)                                               |  |
|                | 7002h                       | Transfer - active                                                                               |  |
|                | 80xxh                       | Protocol executed with errors with xx bit pattern for diagnosis (no acknowledgement by partner) |  |
|                | 90xxh                       | Protocol not executed with xx bit pattern for diagnosis (no acknowledgement by partner)         |  |
|                | 8x24h                       | Error in SFC parameter x, where x:                                                              |  |
|                |                             | 1: Error in "DataPtr"                                                                           |  |
|                |                             | 2: Error in "DataLen"                                                                           |  |
|                | 8122h                       | Error in parameter "DataPtr" (e.g. DB too short)                                                |  |
|                | 807Fh                       | Internal error                                                                                  |  |
|                | 809Ah                       | Interface not found or interface is used for Profibus                                           |  |
|                | 809Bh                       | Interface not configured                                                                        |  |

#### Protocol specific RetVal values

| ASCII |                                |
|-------|--------------------------------|
| Value | Description                    |
| 9000h | Buffer overflow (no data send) |
| 9002h | Data too short (0byte)         |

#### STX/ETX

| Value | Description                    |
|-------|--------------------------------|
| 9000h | Buffer overflow (no data send) |
| 9001h | Data too long (>1024byte)      |
| 9002h | Data too short (0byte)         |
| 9004h | Character not allowed          |

#### 3964R

| 00041 |                                                                              |
|-------|------------------------------------------------------------------------------|
| Value | Description                                                                  |
| 2000h | Send ready without error                                                     |
| 80FFh | NAK received - error in communication                                        |
| 80FEh | Data transfer without acknowledgement of partner or error at acknowledgement |
| 9000h | Buffer overflow (no data send)                                               |
| 9001h | Data too long (>1024byte)                                                    |
| 9002h | Data too short (0byte)                                                       |

#### ... Continue RetVal SFC 217 SER\_SND

| USS        |                                                |
|------------|------------------------------------------------|
| Error code | Description                                    |
| 2000h      | Send ready without error                       |
| 8080h      | Receive buffer overflow (no space for receipt) |
| 8090h      | Acknowledgement delay time exceeded            |
| 80F0h      | Wrong checksum in respond                      |
| 80FEh      | Wrong start sign in respond                    |
| 80FFh      | Wrong slave address in respond                 |
| 9000h      | Buffer overflow (no data send)                 |
| 9001h      | Data too long (>1024byte)                      |
| 9002h      | Data too short (<2byte)                        |

Modbus RTU/ASCII Master

| Error code | Description                                    |
|------------|------------------------------------------------|
| 2000h      | Send ready without error                       |
| 2001h      | Send ready with error                          |
| 8080h      | Receive buffer overflow (no space for receipt) |
| 8090h      | Acknowledgement delay time exceeded            |
| 80F0h      | Wrong checksum in respond                      |
| 80FDh      | Length of respond too long                     |
| 80FEh      | Wrong function code in respond                 |
| 80FFh      | Wrong slave address in respond                 |
| 9000h      | Buffer overflow (no data send)                 |
| 9001h      | Data too long (>1024byte)                      |
| 9002h      | Data too short (<2byte)                        |

# Principles of programming

The following text shortly illustrates the structure of programming a send command for the different protocols.



ASCII / STX/ETX



| SFC 218   | This block receives data via the serial interface.                 |
|-----------|--------------------------------------------------------------------|
| (SER_RCV) | Using the SFC 218 SER_RCV after SER_SND with the protocols USS and |
| . ,       | Modbus the acknowledgement telegram can be read.                   |

#### Parameter

DataPtr

| Name    | Declaration | Туре | Comment                                  |
|---------|-------------|------|------------------------------------------|
| DataPtr | IN          | ANY  | Pointer to Data Buffer for received data |
| DataLen | OUT         | WORD | Length of received data                  |
| Error   | OUT         | WORD | Error Number                             |
| RetVal  | OUT         | WORD | Error Code ( 0 = OK )                    |

Here you set a range of the type Pointer for the receive buffer where the reception data is stored. You have to set type, start and length.

Example: Data is stored in DB5 starting at 0.0 with a length of 124byte. DataPtr:=P#DB5.DBX0.0 BYTE 124

#### **DataLen** Word where the number of received Bytes is stored.

At **STX/ETX** and **3964R**, the length of the received user data or 0 is entered.

At **ASCII**, the number of read characters is entered. This value may be different from the read telegram length.

Error

This word gets an entry in case of an error. The following error messages may be created depending on the protocol:

ASCII

| Bit | Error         | Description                                                                                                                                    |
|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | overrun       | Overflow, a sign couldn't be read fast enough from the interface                                                                               |
| 1   | framing error | Error that shows that a defined bit frame is not coincident, exceeds the allowed length or contains an additional Bit sequence (Stopbit error) |
| 2   | parity        | Parity error                                                                                                                                   |
| 3   | overflow      | Buffer is full                                                                                                                                 |

### STX/ETX

| Bit | Error    | Description                                                   |
|-----|----------|---------------------------------------------------------------|
| 0   | overflow | The received telegram exceeds the size of the receive buffer. |
| 1   | char     | A sign outside the range 20h7Fh has been received.            |
| 3   | overflow | Buffer is full                                                |

### 3964R / Modbus RTU/ASCII Master

| Bit | Error    | Description                                                   |
|-----|----------|---------------------------------------------------------------|
| 0   | overflow | The received telegram exceeds the size of the receive buffer. |

RetVal SFC 218 (Error message SER\_RCV) Return values of the block:

| Error code | Description                                                   |
|------------|---------------------------------------------------------------|
| 0000h      | no error                                                      |
| 1000h      | Receive buffer too small (data loss)                          |
| 8x24h      | Error at SFC-Parameter x, with x:                             |
|            | 1: Error at "DataPtr"                                         |
|            | 2: Error at "DataLen"                                         |
|            | 3: Error at "Error"                                           |
| 8122h      | Error in parameter "DataPtr" (e.g. DB too short)              |
| 809Ah      | Serial interface not found res. interface is used by Profibus |
| 809Bh      | Serial interface not configured                               |

# Principles of programming

The following picture shows the basic structure for programming a receive command. This structure can be used for all protocols.



### **Protocols and procedures**

#### Overview

The CPU supports the following protocols and procedures:

- ASCII communication
- STX/ETX
- 3964R
- USS
- Modbus

#### ASCII

ASCII data communication is one of the simple forms of data exchange. Incoming characters are transferred 1 to 1.

At ASCII, with every cycle the read-SFC is used to store the data that is in the buffer at request time in a parameterized receive data block. If a telegram is spread over various cycles, the data is overwritten. There is no reception acknowledgement. The communication procedure has to be controlled by the concerning user application.

An according Receive\_ASCII FB may be found within the VIPA library in the service area of www.vipa.de.

### STX/ETX

STX/ETX is a simple protocol with start and end ID, where STX stands for **S**tart of **Text** and ETX for **E**nd of **Text**.

The STX/ETX procedure is suitable for the transfer of ASCII characters. It does not use block checks (BCC). Any data transferred from the periphery must be preceded by a Start followed by the data characters and the end character.

Depending of the byte width the following ASCII characters can be transferred: 5Bit: not allowed: 6Bit: 20...3Fh, 7Bit: 20...7Fh, 8Bit: 20...FFh.

The effective data, which includes all the characters between Start and End are transferred to the PLC when the End has been received.

When data is send from the PLC to a peripheral device, any user data is handed to the SFC 217 (SER\_SND) and is transferred with added Startand End-ID to the communication partner.

Message structure:



You may define up to 2 Start- and End-IDs.

You may work with 1, 2 or no Start- and with 1, 2 or no End-ID. As Startres. End-ID all Hex values from 01h to 1Fh are permissible. Characters above 1Fh are ignored. In the user data, characters below 20h are not allowed and may cause errors. The number of Start- and End-IDs may be different (1 Start, 2 End res. 2 Start, 1 End or other combinations). If no End-ID is defined, all read characters are transferred to the PLC after a parameterizable character delay time (Timeout). **3964R** The 3964R procedure controls the data transfer of a point-to-point link between the CPU and a communication partner. The procedure adds control characters to the message data during data transfer. These control characters may be used by the communication partner to verify the complete and error free receipt.

The procedure employs the following control characters:

- STX Start of Text
- DLE Data Link Escape
- ETX End of Text
- BCC Block Check Character
- NAK Negative Acknowledge



You may transfer a maximum of 255byte per message.

### Note!

When a DLE is transferred as part of the information it is repeated to distinguish between data characters and DLE control characters that are used to establish and to terminate the connection (DLE duplication). The DLE duplication is reversed in the receiving station.

The 3964R procedure <u>requires</u> that a lower priority is assigned to the communication partner. When communication partners issue simultaneous send commands, the station with the lower priority will delay its send command.

USSThe USS protocol (Universelle serielle Schnittstelle = universal serial<br/>interface) is a serial transfer protocol defined by Siemens for the drive and<br/>system components. This allows to build-up a serial bus connection<br/>between a superordinated master and several slave systems.<br/>The USS protocol enables a time cyclic telegram traffic by presetting a fix<br/>telegram length.

The following features characterize the USS protocol:

- Multi point connection
- Master-Slave access procedure
- Single-Master-System
- Max. 32 participants
- Simple and secure telegram frame

You may connect 1 master and max. 31 slaves at the bus where the single slaves are addressed by the master via an address sign in the telegram. The communication happens exclusively in half-duplex operation.

After a send command, the acknowledgement telegram must be read by a call of the SFC 218 SER\_RCV.

The telegrams for send and receive have the following structure:

#### Master-Slave telegram

|     |     |     | -  |    |    |    |    |    |    |   |    |    |     |
|-----|-----|-----|----|----|----|----|----|----|----|---|----|----|-----|
| STX | LGE | ADR | Pł | ΚE | IN | ID | PV | VE | ST | W | HS | SW | BCC |
| 02h |     |     | Н  | L  | Н  | L  | Н  | L  | Н  | L | Н  | L  |     |

#### Slave-Master telegram

|     |     |     | •  |                                                                                                                    |    |    |    |    |    |    |    |   |     |
|-----|-----|-----|----|--------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|---|-----|
| STX | LGE | ADR | Pł | <e< td=""><td>IN</td><td>ID</td><td>PV</td><td>VE</td><td>ZS</td><td>SW</td><td>HI</td><td>W</td><td>BCC</td></e<> | IN | ID | PV | VE | ZS | SW | HI | W | BCC |
| 02h |     |     | Н  | L                                                                                                                  | Н  | L  | Н  | L  | Н  | L  | Н  | L |     |

| where | STX: | Start sign      |
|-------|------|-----------------|
|       | LGE: | Telegram length |
|       | ADR: | Address         |
|       | PKE: | Parameter ID    |
|       | IND: | Index           |
|       | PWE: | Parameter value |

| STW: | Control word          |
|------|-----------------------|
| ZSW: | State word            |
| HSW: | Main set value        |
| HIW: | Main effective value  |
| BCC: | Block Check Character |

# Broadcast with set bit 5 in ADR-Byte



A request can be directed to a certain slave ore be send to all slaves as broadcast message. For the identification of a broadcast message you have to set bit 5 to 1 in the ADR-Byte. Here the slave addr. (bit 0 ... 4) is ignored. In opposite to a "normal" send command, the broadcast does not require a telegram evaluation via SFC 218 SER\_RCV. Only write commands may be sent as broadcast.

ModbusThe Modbus protocol is a communication protocol that fixes a hierarchic<br/>structure with one master and several slaves.

Physically, Modbus works with a serial half-duplex connection.

There are no bus conflicts occurring, because the master can only communicate with one slave at a time. After a request from the master, this waits for a preset delay time for an answer of the slave. During the delay time, communication with other slaves is not possible.

After a send command, the acknowledgement telegram must be read by a call of the SFC 218 SER\_RCV.

The request telegrams send by the master and the respond telegrams of a slave have the following structure:

| Start | Slave   | Function | Data | Flow    | End  |
|-------|---------|----------|------|---------|------|
| sign  | address | Code     |      | control | sign |

Broadcast with slave address = 0 A request can be directed to a special slave or at all slaves as broadcast message. To mark a broadcast message, the slave address 0 is used. In opposite to a "normal" send command, the broadcast does not require a telegram evaluation via SFC 218 SER\_RCV. Only write commands may be sent as broadcast.

ASCII, RTU mode Modbus offers 2 different transfer modes:

- ASCII mode: Every byte is transferred in the 2 sign ASCII code. The data are marked with a start and an end sign. This causes a transparent but slow transfer.
- RTU mode: Every byte is transferred as one character. This enables a higher data pass through as the ASCII mode. Instead of start and end sign, a time control is used.

The mode selection happens during runtime by using the SFC 216 SER\_CFG.

Supported Modbus The following Modbus Protocols are supported by the RS485 interface

- Modbus RTU Master
  - Modbus ASCII Master

protocols

### **Modbus - Function codes**



A description of the function codes follows below.

**Overview** With the following Modbus function codes a Modbus master can access a Modbus slave: With the following Modbus function codes a Modbus master can access a Modbus slave. The description always takes place from the point of view of the master:

| Code | Command       | Description                            |
|------|---------------|----------------------------------------|
| 01h  | Read n Bits   | Read n Bits of master output area 0x   |
| 02h  | Read n Bits   | Read n Bits of master input area 1x    |
| 03h  | Read n Words  | Read n Words of master output area 4x  |
| 04h  | Read n Words  | Read n Words master input area 3x      |
| 05h  | Write 1 Bit   | Write 1 Bit to master output area 0x   |
| 06h  | Write 1 Word  | Write 1 Word to master output area 4x  |
| 0Fh  | Write n Bits  | Write n Bits to master output area 0x  |
| 10h  | Write n Words | Write n Words to master output area 4x |

Point of View of "Input" and "Output" data

The description always takes place from the point of view of the master. Here data, which were sent from master to slave, up to their target are designated as "output" data (OUT) and contrary slave data received by the master were designated as "input" data (IN).



| Respond of the slave       | If the slave announces an error, the function code is send back with an "ORed" 80h. Without an error, the function code is sent back. |                                                |                                         |                                        |  |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------|----------------------------------------|--|
|                            | Slave answer:                                                                                                                         | Function code OR 80h<br>Function code          | $\rightarrow$ Errol<br>$\rightarrow$ OK | r                                      |  |
| Byte sequence<br>in a Word | For the Byte sequ                                                                                                                     | ence in a Word is always                       | valid:                                  | <i>1 Word</i><br>High Low<br>Byte Byte |  |
| Check sum CRC,<br>RTU, LRC |                                                                                                                                       | ck sums CRC at RTU<br>led to every telegram. T |                                         |                                        |  |

| Read n Bits | Code 01h: Read n Bits of master output area 0x |
|-------------|------------------------------------------------|
| 01h, 02h    | Code 02h: Read n Bits of master input area 1x  |

#### Command telegram

| Slave address | Function code | Address<br>1. Bit |        | Check sum<br>CRC/LRC |
|---------------|---------------|-------------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word            | 1 Word | 1 Word               |

#### Respond telegram

| Slave a | ddress | Function code | Number of read Bytes | Data<br>1. Byte | Data<br>2. Byte |  | Check sum<br>CRC/LRC |
|---------|--------|---------------|----------------------|-----------------|-----------------|--|----------------------|
| 1 B     | yte    | 1 Byte        | 1 Byte               | 1 Byte          | 1 Byte          |  | 1 Word               |
|         |        | •             | •                    |                 |                 |  |                      |

| Read n Words 03h, | 03h: Read n Words of master output area 4x |
|-------------------|--------------------------------------------|
| 04h               | 04h: Read n Words master input area 3x     |

Command telegram

| Slave address | Function code | Address<br>1. Bit |        | Check sum<br>CRC/LRC |
|---------------|---------------|-------------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word            | 1 Word | 1 Word               |

### Respond telegram

| Slave address | Function code | Number of read Bytes | Data<br>1. Word | Data<br>2. Word |  | Check sum<br>CRC/LRC |
|---------------|---------------|----------------------|-----------------|-----------------|--|----------------------|
| 1 Byte        | 1 Byte        | 1 Byte               | 1 Word          | 1 Word          |  | 1 Word               |
| •             | •             | •                    |                 | •               |  |                      |

Write 1 BitCode 05h: Write 1 Bit to master output area 0x05hA status change is via "Status Bit" with following values:

"Status Bit" = 0000h  $\rightarrow$  Bit = 0 "Status Bit" = FF00h  $\rightarrow$  Bit = 1

#### Command telegram

| Slave address | Function code | Address<br>Bit |        | Check sum<br>CRC/LRC |  |
|---------------|---------------|----------------|--------|----------------------|--|
| 1 Byte        | 1 Byte        | 1 Word         | 1 Word | 1 Word               |  |

### Respond telegram

| Slave address | Function code | Address<br>Bit |        | Check sum<br>CRC/LRC |
|---------------|---------------|----------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word         | 1 Word | 1 Word               |

#### Write 1 Word 06h

Code 06h: Write 1 Word to master output area 4x

### Command telegram

| Slave address | Function code | Address<br>word |        | Check sum<br>CRC/LRC |
|---------------|---------------|-----------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word          | 1 Word | 1 Word               |

### Respond telegram

| Slave address | Function code | Address<br>word |        | Check sum<br>CRC/LRC |  |
|---------------|---------------|-----------------|--------|----------------------|--|
| 1 Byte        | 1 Byte        | 1 Word          | 1 Word | 1 Word               |  |

# Write n Bits 0FhCode 0Fh: Write n Bits to master output area 0xPlease regard that the number of Bits has additionally to be set in Byte.

Command telegram

| Slave address | Function code | Address<br>1. Bit | Number of<br>Bits | Number of<br>Bytes | Data<br>1. Byte | Data<br>2. Byte |        | Check sum<br>CRC/LRC |
|---------------|---------------|-------------------|-------------------|--------------------|-----------------|-----------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word            | 1 Word            | 1 Byte             | 1 Byte          | 1 Byte          | 1 Byte | 1 Word               |
|               |               |                   |                   |                    | ma              | ix. 250 Byte    |        |                      |

### Respond telegram

| Slave address | Function code | Address<br>1. Bit |        | Check sum<br>CRC/LRC |
|---------------|---------------|-------------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word            | 1 Word | 1 Word               |

### Write n Words 10h Code 10h: Write n Words to master output area 4x

### Command telegram

| Slave address | Function code | Address<br>1. Word | Number of words | Number of<br>Bytes | Data<br>1. Word | Data<br>2. Word |        | Check sum<br>CRC/LRC |
|---------------|---------------|--------------------|-----------------|--------------------|-----------------|-----------------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word             | 1 Word          | 1 Byte             | 1 Word          | 1 Word          | 1 Word | 1 Word               |
|               |               |                    |                 |                    | max             | k. 125 Word     | S      |                      |

### Respond telegram

| Slave address | Function code |        |        | Check sum<br>CRC/LRC |
|---------------|---------------|--------|--------|----------------------|
| 1 Byte        | 1 Byte        | 1 Word | 1 Word | 1 Word               |

### Modbus – Example communication

| Outline    | The example establishes a communication between a master and a slave via Modbus. The following combination options are shown: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|            | Modbus mas<br>CPU 31xS                                                                                                        | ster (M) Modbus slave (S)<br>CPU 21xSER-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Components | <ul> <li>CPU 31xS</li> <li>CPU 21xS</li> <li>Siemens S</li> </ul>                                                             | g components are required for this example:<br>S as Modbus RTU master<br>SER-1 as Modbus RTU slave<br>SIMATIC Manager and possibilities for the project transfer<br>able connection                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Approach   | <ul><li>master and</li><li>Execute the</li></ul>                                                                              | a Modbus system consisting of a CPU 31xS as Modbus<br>d a CPU 21xSER-1 as Modbus slave and Modbus cable.<br>The project engineering of the master!<br>Sou create a PLC user application with the following structure:<br>Call SFC 216 (configuration as Modbus RTU master) with<br>timeout setting and error evaluation.<br>Call SFC 217 (SER_SND) where the data is send with error<br>evaluation. Here you have to build up the telegram according<br>to the Modbus rules.<br>Call SFC 218 (SER_RECV) where the data is received with<br>error evaluation. |  |  |  |  |
|            |                                                                                                                               | ne project engineering of the slave!<br>User application at the slave has the following structure:<br>Call SFC 216 (configuration as Modbus RTU slave) with<br>timeout setting and Modbus address in the DB and error<br>evaluation.<br>Call SFC 217 (SER_SND) for data transport from the slave<br>CPU to the output buffer.<br>Call SFC 218 (SER_RECV) for the data transport from the<br>input buffer to the CPU. Allow an according error evaluation<br>for both directions.                                                                             |  |  |  |  |

The following page shows the structure for the according PLC programs for master and slave.



#### Master

Slave

### Chapter 6 Deployment Profibus communication

**Overview** Content of this chapter is the deployment of the CPU 317SE/DPM with Profibus. After a short overview the project engineering and parameterization of a CPU 317SE/DPM with integrated Profibus-Part from IPA is shown. Further you get information about usage as DP master and DP slave of the Profibus part.

The chapter is ended with notes to commissioning and start-up.

| Content | Торіс              |                                         | Page |
|---------|--------------------|-----------------------------------------|------|
|         | Chapter 6 Dep      | loyment Profibus communication          | 6-1  |
|         | Overview           |                                         |      |
|         | Project engineer   | ing CPU with integrated Profibus master | 6-3  |
|         | Deployment as F    | Profibus DP slave                       | 6-5  |
|         | Profibus installat | ion guidelines                          |      |
|         | Commissioning      | and Start-up behavior                   | 6-10 |

### Overview

| Profibus-DP                                | Profibus is an international standard applicable to an open and serial field<br>bus for building, manufacturing and process automation that can be used<br>to create a low (sensor-/actuator level) or medium (process level)<br>performance network of programmable logic controllers.<br>Profibus comprises an assortment of compatible versions. The following<br>details refer to Profibus-DP.<br>Profibus-DP is a special protocol intended mainly for automation tasks in a<br>manufacturing environment. DP is very fast, offers Plug'n'Play facilities and<br>provides a cost-effective alternative to parallel cabling between PLC and<br>remote I/O. Profibus-DP was designed for high-speed data communication<br>on the sensor-actuator level.<br>The data transfer referred to as "Data Exchange" is cyclical. During one<br>bus cycle, the master reads input values from the slaves and writes output<br>information to the slave. |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU with<br>DP master                      | The Profibus DP master is to configure via the hardware configurator from Siemens. Therefore you have to choose the Siemens-CPU 318-2AJ00 in the hardware configurator from Siemens.<br>The transmission of your project engineering into the CPU takes place by means of MPI, MMC or Ethernet PG/OP channel. This is internally passing on your project data to the Profibus master part.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                            | During the start-up the DP master automatically includes his data areas into the address range of the CPU. Project engineering in the CPU is not required.<br>As external storage medium the Profibus DP master uses the MMC ( <b>M</b> ulti <b>M</b> edia <b>C</b> ard) together with the CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Deployment of the<br>DP-Master with<br>CPU | Via the Profibus DP master up to 124 Profibus DP slaves may be coupled<br>to the CPU. The DP master communicates with the DP slaves and links up<br>its data areas with the address area of the CPU. There may be created<br>maximal 1024byte Input and 1024byte Output data.<br>At every POWER ON res. overall reset the CPU fetches the I/O mapping<br>data from the master. At DP slave failure, the ER-LED is on and the OB 86<br>is requested. If this is not available, the CPU switches to STOP and BASP<br>is set. As soon as the BASP signal comes from the CPU, the DP master is<br>setting the outputs of the connected periphery to zero. The DP master<br>remains in the operating mode RUN independent from the CPU.                                                                                                                                                                                                                |
| Profibus address<br>1 is reserved          | Please regard that the Profibus address 1 is reserved for the system. The address 1 should not be used!                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DP slave operation                         | For the deployment in a super-ordinated master system you first have to project your slave system as CPU 318-2 (6ES7 318-2AJ00-0AB0/V3.0) in <i>Slave</i> operation with configured in-/output areas. Afterwards you configure your master system. Assign your slave system to your master system by dragging the SPEED7-CPU from the hardware catalog at <i>Configured stations</i> onto the master system, choose your slave system and connect it.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

### Project engineering CPU with integrated Profibus master

| Overview | For the project engineering of the Profibus DP master you have to use the |
|----------|---------------------------------------------------------------------------|
|          | hardware manager from Siemens. Your Profibus projects are transferred     |
|          | via MPI to the CPU by means of the "PLC" functions. The CPU passes the    |
|          | data on to the Profibus DP master.                                        |

- **Preconditions** For the project engineering of the Profibus DP master in the CPU 317SE/DPM the following preconditions have to be fulfilled:
  - Siemens SIMATIC Manager has to be installed.
  - With Profibus DP slaves of the Systems 100V, 200V and 300 from VIPA: GSD Files are included into the hardware configurator.
  - There is a transfer possibility between configuration tool and CPU.

|                                             | <b>Note!</b><br>For the project engineering of the CPU and the Profibus DP master a thorough knowledge of the Siemens SIMATIC manager is required!                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Install Siemens<br>Hardware<br>configurator | The hardware configurator is a part of the Siemens SIMATIC Manager. It serves the project engineering. The modules that may be configured here, are listed in the hardware catalog.<br>For the deployment of the Profibus DP slaves of the Systems 100V, 200V and 300V from VIPA you have to include the modules into the hardware catalog by means of the GSD file from VIPA.                                                                                                                                                                                                                                      |
| Configure<br>DP master                      | <ul> <li>Create a new project System 300.</li> <li>Add a profile rail from the hardware catalog.</li> <li>In the hardware catalog the CPU with Profibus master is listed as:<br/>Simatic300/CPU-300/CPU318-2/6ES7 318-2AJ00-0AB0</li> <li>Insert the CPU 318-2 (6ES7 318-2AJ00-0AB0).</li> <li>Type the Profibus address of your master (e.g. :2).</li> <li>Click on DP, choose the operating mode "DP master" under object properties and confirm your entry with OK.</li> <li>Click on "DP" with the right mouse button and choose "add master system".</li> <li>Create a new Profibus subnet via NEW.</li> </ul> |

| HW Config - [Station 1 (Configuration) speed7]   |          |                |               |           |         |         |             |                                                   | _ B ×    |
|--------------------------------------------------|----------|----------------|---------------|-----------|---------|---------|-------------|---------------------------------------------------|----------|
| Station Edit Insert PLC View Options Window Help |          |                |               |           |         |         |             |                                                   | _ 8 ×    |
|                                                  | ×        |                |               |           |         |         |             |                                                   |          |
| 🚍 (0) UR                                         |          |                |               |           |         | -       | Eind:       |                                                   | m‡ m∔    |
|                                                  |          |                |               |           |         |         | Profile:    | Standard                                          | •        |
| 2 CPU 318-2<br>X2 DP                             | P        | ROFIBUS(1): DP | master system | 1)        |         |         |             | ,                                                 |          |
| XI MPI/DP                                        |          |                |               |           |         |         |             | SIMATIC 300                                       |          |
| 3                                                |          |                |               |           |         |         |             | CP-300                                            |          |
| 4                                                |          |                |               |           |         |         |             | CPU-300                                           |          |
| 6                                                |          |                |               |           |         |         |             | EPU 312 CPU 312 IFM                               |          |
| 7                                                |          |                |               |           |         |         |             |                                                   |          |
| 8                                                |          |                |               |           |         |         |             | ± 🛅 CPU 313                                       |          |
| 9                                                |          |                |               |           |         |         |             | 🗄 🫅 CPU 313C                                      |          |
| 10                                               |          |                |               |           |         |         |             | 🗄 🚊 CPU 313C-2 DP                                 |          |
|                                                  |          |                |               |           |         |         |             | ± 💼 CPU 313C-2 PtP<br>± 💼 CPU 314                 |          |
|                                                  |          |                |               |           |         |         |             | + CPU 314                                         |          |
|                                                  |          |                |               |           |         |         |             | E CPU 314C-2 DP                                   |          |
|                                                  |          |                |               |           |         |         |             | 🗄 🦲 CPU 314C-2 PtP                                |          |
|                                                  |          |                |               |           |         |         |             | 🗄 🧰 CPU 315                                       |          |
|                                                  |          |                |               |           |         |         |             | 🗄 🛄 CPU 315-2 DP                                  |          |
|                                                  |          |                |               |           |         |         |             | + 📄 CPU 315F-2 DP                                 |          |
|                                                  |          |                |               |           |         | F       |             | ➡                                                 |          |
|                                                  |          |                |               |           |         |         |             | ± · · · · · · · · · · · · · · · · · · ·           |          |
| (0) UR                                           |          |                |               |           |         |         |             | + 🦲 CPU 317-2 PN/DP                               |          |
| Slot Module Order number                         | Firmware | MPI address    | I address     | Q address | Comment |         |             | 🗄 🧰 CPU 317F-2                                    |          |
| 1                                                |          |                |               |           |         | <b></b> | 6           | 🗄 🧰 CPU 318-2                                     |          |
|                                                  | V3.0     | 2              |               |           |         |         |             | 🖻 💼 6ES7 318-2AJC                                 | JO-QABI  |
| X2 DP                                            |          |                | 8191*         |           |         |         |             | 🚺 V1.0<br>🚺 V1.1                                  |          |
| 3 MRVDF                                          |          | 2              | 8190*         |           |         |         |             | - V1.2                                            |          |
| 4                                                |          |                |               |           |         |         |             | V3.0                                              |          |
| 5                                                |          |                |               |           |         |         |             | 🗄 🧰 CPU 614                                       |          |
| 6                                                |          |                |               |           |         |         |             | 🗄 🧰 CPU M7                                        | -        |
| 7                                                |          |                |               |           |         |         |             | EM 200                                            |          |
| 8                                                |          |                |               |           | -       |         | 6ES7 31     | 8-2AJ00-0AB0                                      | <u> </u> |
| 9 10                                             |          |                |               |           |         |         | Work me     | mory 256KB: 0.3ms/1000                            |          |
|                                                  |          |                |               |           |         |         | instructio  | ns; MPI+ DP connector (D<br>DP slave); multi-tier |          |
|                                                  |          |                |               |           |         |         | Indister of | or davej, mala der                                | <b>_</b> |
| Insertion possible                               |          |                |               |           |         |         |             |                                                   | Chg      |

Now the project engineering of your Profibus DP master is finished. Please link up now your DP slaves with periphery to your DP master.

- For the project engineering of Profibus DP slaves you search the concerning Profibus-DP slave in the *hardware catalog* and drag&drop it in the subnet of your master.
- Assign a valid Profibus address to the DP slave.
- Link up the modules of your DP slave system in the plugged sequence and add the addresses that should be used by the modules.
- If needed, parameterize the modules.
- Save, compile and transfer your project. More detailed information about SPEED-Bus project engineering and project transfer may be found at chapter "Deployment CPU 317SE/DPM".

If you deploy an IM153 from Siemens under a VIPA CPU 317SE/DPM, please use the "compatible" DP slave modules.

These are listed in the hardware catalog under PROFIBUS-DP/Additional Field Devices/ Compatible Profibus-DP-Slaves.

| Slave operation | You may deploy your Profibus part from your SPEED7-CPU as DP slave. |
|-----------------|---------------------------------------------------------------------|
| possible        | The approach is described on the following page.                    |

### **Deployment as Profibus DP slave**

| Fast introduction                              | The deployment of the Profibus section as "intelligent" DP slave happed exclusively at master systems that may be configured in the Sieme SIMATIC manager. The following steps are required:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                   |                   |         |                          |   |  |  |  |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|---------|--------------------------|---|--|--|--|
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul> <li>Start the Siemens SIMATIC manager and configure a CPU<br/>the operating mode <i>DP slave</i>.</li> </ul> |                   |         |                          |   |  |  |  |
|                                                | <ul> <li>Consect</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | the in-/output area for the sl                                                                                    | ave               |         |                          |   |  |  |  |
|                                                | <ul> <li>Save and compile your project.</li> <li>Configure another station as CPU 318-2 with operating mode <i>DP master.</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                   |                   |         |                          |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                   |                   |         |                          |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul> <li>Connect to <i>Profibus</i> and configure the in-/output ranges for the master section</li> </ul>         |                   |         |                          |   |  |  |  |
|                                                | • Sav                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | e and co                                                                                                          | mpile your projec | ct.     |                          |   |  |  |  |
|                                                | In the t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | following                                                                                                         | these steps are   | more de | etailed.                 |   |  |  |  |
| Project<br>engineering of the<br>slave section | <ul> <li>Start the Siemens SIMATIC manager with a new project.</li> <li>Insert a <i>SIMATIC 300 station</i> and name it as "DP slave"</li> <li>Open the hardware configurator and insert a profile rail from hardware catalog.</li> <li>Place the following Siemens CPU at slot 2: CPU 318-2 (6ES7 318-2AJ00-0AB0 V3.0)</li> <li>Add your modules according to the real hardware assembly.</li> <li>Connect the CPU to <i>Profibus</i>, set a Profibus address &gt;1 (preferrand switch the Profibus section via <i>operating mode</i> to "slave oper"</li> <li>Via <i>Configuration</i> you define the in-/output address area of the CPU that shall be assigned to the DP slave.</li> <li>Save and compile your project.</li> </ul> |                                                                                                                   |                   |         |                          |   |  |  |  |
|                                                | 51a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ve sectio                                                                                                         | n                 |         |                          | ] |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Standard                                                                                                          | d bus             | 1       | Object properties        |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Slot<br>1                                                                                                         | Module            |         | Operating mode: DP slave |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2                                                                                                                 | CPU 318-2         |         | Connect: Profibus        |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | X2                                                                                                                | DP 🗕              |         | Profibus address: > 1    |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | X1                                                                                                                | MPI/DP            |         | Configuration:           |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3                                                                                                                 |                   |         | Input area               |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                   | I/O devices       |         | Output area              |   |  |  |  |
|                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                   |                   |         |                          |   |  |  |  |

Project

engineering of the master section

- Insert another SIMATIC 300 station and name it as "...DP master".
- Open the hardware configurator and insert a profile rail from the hardware catalog.
- Place the following Siemens CPU at slot 2: CPU 318-2 (6ES7 318-2AJ00-0AB0 V3.0)
- Add your modules according to the real hardware assembly.
- Connect the CPU to *Profibus*, set a Profibus address >1 (preferably 2) and switch the Profibus section via *operating mode* to "master operation".
- Connect your slave system to the master system by dragging the CPU 31x from the hardware catalog at *configured stations* onto the master system and select your slave system.
- Open the Configuration at Object properties of your slave system.
- Via double click to the according configuration line you assign the according input address area on the master CPU to the slave output data and the output address area to the slave input data.
- Save, compile and transfer your project. More detailed information about SPEED-Bus project engineering and project transfer may be found at chapter "Deployment CPU 317SE/DPM".

| Standard bus<br>Slot Module<br>1<br>2<br>X2<br>DP<br>X1<br>MPI/DP<br>3<br>1<br>1/0 devices<br>0<br>Diject properties<br>Operating mode: DP master<br>Connect: Profibus<br>Profibus address: > 1 | DP master system<br>S7-300<br>Hardware catalog: CPU 31x from<br>configured stationen<br>Object properties        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                 | Configuration:<br>Input area slave CPU = Output area master CPU<br>Output area slave CPU = Input area master CPU |

### **Profibus installation guidelines**

| Profibus in     | <ul> <li>A Profibus-DP network may only be built up in linear structure.</li> </ul>                                                                                                                                                                                                                                           |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| general         | <ul> <li>Profibus-DP consists of minimum one segment with at least one master<br/>and one slave.</li> </ul>                                                                                                                                                                                                                   |
|                 | <ul> <li>A master has always been deployed together with a CPU.</li> </ul>                                                                                                                                                                                                                                                    |
|                 | <ul> <li>Profibus supports max. 126 participants.</li> </ul>                                                                                                                                                                                                                                                                  |
|                 | <ul> <li>Per segment a max. of 32 participants is permitted.</li> </ul>                                                                                                                                                                                                                                                       |
|                 | <ul> <li>The max. segment length depends on the baud rate:</li> </ul>                                                                                                                                                                                                                                                         |
|                 | 9.6 187.5kbaud → 1000m                                                                                                                                                                                                                                                                                                        |
|                 | 500kbaud $\rightarrow$ 400m                                                                                                                                                                                                                                                                                                   |
|                 | 1.5Mbaud $\rightarrow$ 200m                                                                                                                                                                                                                                                                                                   |
|                 | $3 \dots 12$ Mbaud $\rightarrow$ 100m                                                                                                                                                                                                                                                                                         |
|                 | <ul> <li>Max. 10 segments may be built up. The segments are connected via<br/>repeaters. Every repeater counts for one participant.</li> </ul>                                                                                                                                                                                |
|                 | • All participants are communicating with the same baudrate. The slaves adjust themselves automatically on the baudrate.                                                                                                                                                                                                      |
|                 | <ul> <li>The bus has to be terminated at both ends.</li> </ul>                                                                                                                                                                                                                                                                |
|                 | <ul> <li>Master and slaves are free combinable.</li> </ul>                                                                                                                                                                                                                                                                    |
|                 |                                                                                                                                                                                                                                                                                                                               |
| Transfer medium | As transfer medium Profibus uses an isolated twisted-pair cable based upon the RS485 interface.                                                                                                                                                                                                                               |
|                 | The RS485 interface is working with voltage differences. Though it is less irritable from influences than a voltage or a current interface. You are able to configure the network as well linear as in a tree structure.                                                                                                      |
|                 | Your VIPA CPU includes a 9pin slot where you connect the Profibus coupler into the Profibus network as a slave.                                                                                                                                                                                                               |
|                 | Max. 32 participants per segment are permitted. The segments are connected via repeaters. The maximum segment length depends on the transfer rate.                                                                                                                                                                            |
|                 | Profibus-DP uses a transfer rate between 9.6kbaud and 12Mbaud, the slaves are following automatically. All participants are communicating with the same baudrate.                                                                                                                                                             |
|                 | The bus structure under RS485 allows an easy connection res.<br>disconnection of stations as well as starting the system step by step. Later<br>expansions don't have any influence on stations that are already<br>integrated. The system realizes automatically if one partner had a fail down<br>or is new in the network. |

# **Bus connection** The following picture illustrates the terminating resistors of the respective start and end station.





### Note!

The Profibus line has to be terminated with its ripple resistor. Please make sure to terminate the last participants on the bus at both ends by activating the terminating resistor.

#### EasyConn bus connector



In systems with more than two stations all partners are wired in parallel. For that purpose, the bus cable must be feed-through uninterrupted.

Via the order number VIPA 972-0DP10 you may order the bus connector "EasyConn". This is a bus connector with switchable terminating resistor and integrated bus diagnostic.



|             | 0°   | 45°  | 90°  |
|-------------|------|------|------|
| A           | 64   | 61   | 66   |
| В           | 34   | 53   | 40   |
| С           | 15.8 | 15.8 | 15.8 |
| all in mana |      |      |      |

all in mm



#### Note!

To connect this EasyConn plug, please use the standard Profibus cable type A (EN50170). Starting with release 5 you also can use highly flexible bus cable: Lapp Kabel order no.: 2170222, 2170822, 2170322.

With the order no. 905-6AA00 VIPA offers the "EasyStrip" de-isolating tool that makes the connection of the EasyConn much easier.



Dimensions in mm

Termination with "EasyConn" The "EasyConn" bus connector is provided with a switch that is used to activate a terminating resistor.



#### Attention!

The terminating resistor is only effective, if the connector is installed at a slave and the slave is connected to a power supply.

#### Note!

A complete description of installation and deployment of the terminating resistors is delivered with the connector.

Assembly





- Loosen the screw.
- Lift contact-cover.
- Insert both wires into the ducts provided (watch for the correct line color as below!)
- Please take care not to cause a short circuit between screen and data lines!
- Close the contact cover.
- Tighten screw (max. tightening torque 4Nm).

Please note:

The green line must be connected to A, the red line to B!

### **Commissioning and Start-up behavior**

| Start-up on<br>delivery                               | In delivery the CPU is overall reset. The Profibus part is deactivated and its LEDs are off after Power ON.                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Online with bus<br>parameter without<br>slave project | The DP master can be served with bus parameters by means of a hardware configuration. As soon as these are transferred the DP master goes online with his bus parameter. This is shown by the RUN LED. Now the DP master can be contacted via Profibus by means of his Profibus address. In this state the CPU can be accessed via Profibus to get configuration and DP slave project.                                                         |
| Slave<br>configuration                                | If the master has received valid configuration data, he switches to <i>Data Exchange</i> with the DP Slaves. This is indicated by the DE-LED.                                                                                                                                                                                                                                                                                                  |
| CPU state controls<br>DP master                       | After PowerON respectively a receipt of a new hardware configuration the configuration data and bus parameter were transferred to the DP master. The DP master does not have any operation switch. His state is controlled by the RUN/STOP state of the CPU. Dependent on the CPU state the following behavior is shown by the DP master:                                                                                                      |
| Master behavior at<br>CPU RUN                         | <ul> <li>The global control command "Operate" is sent to the slaves by the master. Here the DE-LED is ON.</li> <li>Every connected DP slave is cyclically attended with an output telegram containing recent output data.</li> <li>The input data of the DP slaves were cyclically transferred to the input area of the CPU.</li> </ul>                                                                                                        |
| Master behavior at<br>CPU STOP                        | <ul> <li>The global control command "Clear" is sent to the slaves by the master.<br/>Here the DE-LED is blinking.</li> <li>DP slaves with fail safe mode were provided with output telegram length "0".</li> <li>DP slaves without fail safe mode were provided with the whole output telegram but with output data = 0.</li> <li>The input data of the DP slaves were further cyclically transferred to the input area of the CPU.</li> </ul> |

### Chapter 7 WinPLC7

Outline In this chapter the programming and simulation software WinPLC7 from VIPA is presented. WinPLC7 is suited for every with Siemens STEP<sup>®</sup>7 programmable PLC.

Besides the system presentation and installation here the basics for using the software is explained with a sample project.

More information concerning the usage of WinPLC7 may be found in the online help respectively in the online documentation of WinPLC7.

| Content | Торіс        |                    | Page |
|---------|--------------|--------------------|------|
|         | Chapter 7    | WinPLC7            |      |
|         | System pr    | esentation         | 7-2  |
|         | Installatior | l                  | 7-3  |
|         | Example p    | roject engineering | 7-4  |

### System presentation

| General                | PLC programm<br>This tool allows<br>Besides of a<br>integrated simu<br>the PC without<br>This "Soft-PLC | programming and simulation software from VIPA for every<br>nable with Siemens STEP <sup>®</sup> 7.<br>Is you to create user applications in FBD, LAD and STL.<br>comfortable programming environment, WinPLC7 has an<br>ulator that enables the simulation of your user application at<br>additional hardware.<br>C" is handled like a real PLC and offers the same error<br>diagnosis options via diagnosis buffer, USTACK and |
|------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        |                                                                                                         | nation and programming samples may be found at the online<br>ely in the online documentation of WinPLC7.                                                                                                                                                                                                                                                                                                                        |
| Alternatives           |                                                                                                         | he possibility to use the Siemens SIMATIC manager instead<br>om VIPA. Here the proceeding is part of this manual.                                                                                                                                                                                                                                                                                                               |
| System<br>requirements | <ul><li>Graphics caresolution of</li><li>Windows 98</li></ul>                                           | h 233MHz and 64Mbyte work space<br>ard with at least 16bit color - we recommend a screen<br>f at least 1024x768 pixel.<br>BSE/ME, Windows 2000,<br>P (Home and Professional), Windows Vista                                                                                                                                                                                                                                     |
| Source                 | the <i>demo vers</i><br>configured.<br>To configure<br>necessary. This                                  | tive a <i>demo version</i> from VIPA. Without any activation with<br><i>sion</i> the CPUs 11x of the System 100V from VIPA may be<br>the SPEED7 CPUs a license for the "profi" version is<br>s may be online received and activated.<br>Following sources to get WinPLC7:                                                                                                                                                       |
| Online                 |                                                                                                         | e in the service area at <i>Downloads</i> a link to the current demo<br>e updates of WinPLC7 may be found.                                                                                                                                                                                                                                                                                                                      |
| CD                     | Order no.<br>SW211C1DD<br>SW211C1ED<br>SW900T0LA                                                        | Description<br>WinPLC7 Single license, CD, with documentation in german<br>WinPLC7 Single license, CD, with documentation in english<br>ToolDemo<br>VIPA software library free of charge respectively demo<br>versions, which may be activated                                                                                                                                                                                  |

### Installation

**Preconditions** The project engineering of a SPEED7 CPU from VIPA with WinPLC7 is only possible using an activated "Profi" version of WinPLC7.

InstallationThe installation and the registration of WinPLC7 has the following<br/>approach:

- For installation of WinPLC7 start the setup program of the corresponding CD respectively execute the online received exe file.
- Choose the according language.
- Agree to the software license contract.
- Set an installation directory and a group assignment and start the installation.

Activation of the "Profi" version

Demo

- Start WinPLC7. A "Demo" dialog is shown.
- Press the <q> key. The following dialog for activation is shown:

| Email-Adr.:                    |                            |                          |                      |
|--------------------------------|----------------------------|--------------------------|----------------------|
| Your name:                     |                            |                          |                      |
| Serial number (34-digit):      |                            |                          | — ·                  |
| System number:                 | SYS-1C11PLC7V4             | <b>.</b>                 |                      |
| Activating key:                |                            | *                        | *: Necessary details |
| Get activation key online (via | a internet) This pc have r | o access to the internet | 1                    |
|                                |                            |                          | -                    |
|                                |                            |                          |                      |
|                                |                            |                          |                      |
|                                |                            |                          |                      |
|                                |                            |                          |                      |
|                                |                            |                          |                      |

- Fill in the following fields: *Email-Addr., Your Name* und *Serial number.* The serial number may be found on a label at the CD case.
- If your computer is connected to Internet you may online request the *Activation Key* by [Get activation key via Internet]. Otherwise click at [This PC has no access to the internet] and follow the instructions.
- With successful registration the activation key is listed in the dialog window respectively is sent by email.
- Enter the activation key and click to [OK]. Now, WinPLC7 is activated as "Profi" version.

Installation of<br/>WinPCAP for<br/>station search viaTo find a station v<br/>WinPCAP driver. T<br/>directory at WinPLC<br/>Execute this file and

To find a station via Ethernet (accessible nodes) you have to install the WinPCAP driver. This driver may be found on your PC in the installation directory at WinPLC7-V4/WinPcap\_4\_0.exe. Execute this file and follow the instructions.

### Example project engineering

| Job definition            | In the example a FC 1 is programmed, which is cyclically called by the OB 1. By setting of 2 comparison values ( <i>value1</i> and <i>value2</i> ) during the FC call, an output of the PLC-System should be activated depending on the comparison result.                                                                                                                                                                                                                                                                                                         |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Here it should<br>apply:  | if <i>value1</i> = <i>value2</i> activate output Q 124.0<br>if <i>value1</i> > <i>value2</i> activate output Q 124.1<br>if <i>value1</i> < <i>value2</i> activate output Q 124.2                                                                                                                                                                                                                                                                                                                                                                                   |
| Precondition              | <ul> <li>You have administrator rights for your PC.</li> <li>WinPLC7 is installed and activated as "Profi" version.</li> <li>One CPU and one digital output module are installed and cabled.</li> <li>The Ethernet PG/OP channel of the CPU is connected to your Ethernet network. Your CPU may be connected to your PC with an Ethernet cable either directly or via hub/switch.</li> <li>WinPCap for station search via Ethernet is installed.</li> <li>The power supply of the CPU and the I/O periphery are activated and the CPU is in STOP state.</li> </ul> |
| Project<br>engineering    | <ul> <li>Start WinPLC7 ("Profi" version)</li> <li>Create and open a new project by File &gt; Open/create a project.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Hardware<br>configuration | <ul> <li>For the call of the hardware configurator it is necessary to set WinPLC7 from the <i>Simulator</i>-Mode to the <i>Offline</i>-Mode. For this and the communication via Ethernet set "Target: TCP/IP Direct".</li> <li>WWW WINK WINK WINK WINK WINK WINK WINK W</li></ul>                                                                                                                                                                                                                                                                                  |

Online access via Ethernet PG/OP channel

- Open the *CPU-Properties*, by double clicking to the CPU at slot 2 in the hardware configurator.
- Click to the button [Ethernet CP-Properties (PG/OP-channel)]. The *Properties CP343* is opened.
- Chose the register Common Options.
- Click to [Properties Ethernet].
- Choose the subnet "PG\_OP\_Ethernet".
- Enter a valid IP address-and a subnet mask. You may get this from your system administrator.
- Close every dialog window with [OK].
- Select, if not already done, "Target: External TCP/IP direct".
- Open with **Online** > Send configuration to the CPU a dialog with the same name.
- Click to [Accessible nodes]. Please regard to use this function it is necessary to install WinPCap before!
- Choose your network card and click to [Determining accessible nodes]. After a waiting time every accessible station is listed. Here your CPU with IP 0.0.0.0 is listed, too. To check this the according MAC address is also listed. This MAC address may be found at a label beneath the front flap of the CPU.
- For the temporary setting of an IP address select you CPU and click to [Temporary setting of the IP parameters]. Please enter the same IP parameters, you configured in the CPU properties and click to [Write Parameters].
- Confirm the message concerning the overall reset of the CPU. The IP parameters are transferred to the CPU and the list of accessible stations is refreshed.
- Select you CPU and click to [Confirm]. Now you are back in the dialog "Send configuration".

Transfer hardware configuration

• Choose your network card and click to [Send configuration]. After a short time a message is displayed concerning the transfer of the configuration is finished.



### Note!

Usually the online transfer of the hardware configuration happens within the hardware configurator.

With **File** > Save active station in the WinPL7 sub project there is also the possibility to store the hardware configuration as a system file in WinPLC7 to transfer it from WinPLC7 to the CPU.

The hardware configuration is finished, now and the CPU may always be accessed by the IP parameters as well by means of WinPLC7.

- Programming of<br/>the FC 1The PLC programming happens by WinPLC7. Close the hardware<br/>configurator and return to your project in WinPLC7.<br/>The PLC program is to be created in the FC 1.
- Creating block FC 1 Choose File > Create new block.
  - Enter "FC1" as block and confirm with [OK]. The editor for FC 1 is called.

Creating In the upper part of the editor there is the *parameter table*. In this example the 2 integer values *value1* und *value2* are to be compared together. Since both values are read only by the function, these are to be defined as "in".

- Select the "in -->" row at the *parameter table* and enter at the field *Name* "value1". Press the [Return] key. The cursor jumps to the column with the data type.
- The data type may either directly be entered or be selected from a list of available data types by pressing the [Return] key. Set the data type to INT and press the [Return] key. Now the cursor jumps to the *Comment* column.
- Here enter "1. compare value" and press the [Return] key. A new "in -->" row is created and the cursor jumps to Name.
- Proceed for *value2* in the same way as described for *value1*.
- Save the block.

The parameter table shows the following entries, now:

| 1  | FC1 of       | CPU31XS.PR.      | J (OFFLINE)           |      |               |                     |
|----|--------------|------------------|-----------------------|------|---------------|---------------------|
| FC | 1> '''' - Ve | ersion:1.0 Autho | nnb Name:nb Family:nb |      |               |                     |
| ×  | Adress       | Declaration      | Name                  | Туре | Initial value | Comment             |
|    | 0.0          | in>              | value1                | INT  |               | 1. comparison value |
|    | 2.0          | in>              | value2                | INT  |               | 2. comparison value |
|    |              | out <            |                       |      |               |                     |
|    |              | in_out <>        |                       |      |               |                     |
|    |              | temp T           |                       |      |               |                     |

# Enter the program As requested in the job definition, the corresponding output is activated depending on the comparison of *value1* and *value2*. For each comparison operation a separate network is to be created.

• The program is to be created as FBD (function block diagram). Here change to the FBD view by clicking at FBD.

| Ve | t | ω  | ю  | r] | z | С | oI | LTI | le: | nt | ;=  |    |    |   |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   |      |   |   |  |      |  |  |
|----|---|----|----|----|---|---|----|-----|-----|----|-----|----|----|---|--|--|--|--|--|--|---------|------|------|----|--|--|--|--|--|--|---|------|---|---|--|------|--|--|
|    | 2 | 31 | 11 |    |   |   | F  | BI  | >   |    |     | L  | AI | D |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   |      |   |   |  |      |  |  |
|    |   |    |    |    |   |   |    |     | ١   |    |     |    |    |   |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   | <br> |   |   |  |      |  |  |
|    |   |    |    |    |   |   |    |     |     | ĸ  |     |    |    |   |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   | <br> |   |   |  | <br> |  |  |
|    |   |    |    |    | - |   |    |     |     | -  | Ŀ., |    |    |   |  |  |  |  |  |  | <br>-   |      | -    |    |  |  |  |  |  |  | - | <br> | - | - |  | <br> |  |  |
|    |   |    |    |    |   |   |    |     |     |    | х   |    |    |   |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   | <br> |   |   |  | <br> |  |  |
|    |   |    |    | ÷  |   |   |    |     |     |    |     | ١. |    |   |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   |      |   |   |  |      |  |  |
|    |   |    |    |    |   |   |    |     |     |    |     | ۰. |    |   |  |  |  |  |  |  | <br>÷ . | <br> | <br> | ۰. |  |  |  |  |  |  |   | <br> |   |   |  | <br> |  |  |
|    |   |    |    |    |   |   |    |     |     |    |     |    |    |   |  |  |  |  |  |  |         |      |      |    |  |  |  |  |  |  |   |      |   |   |  |      |  |  |

• Click to the input field designated as "empty". The available operations may be added to your project by drag&drop from the hardware catalog or by double click at them in the hardware catalog.  Open in the catalog the category "Comparator" and add the operation "CMP==I" to your network.

| KFC1>****         Version:1.0         Author:         Name:nb         Type           0.0         in         > value1         INT           2.0         in         > value2         INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Initial value         Comment         Imitial value         Comment         Imitial value         Comparator           1. compa         2. compa         >         Comparator         >         >         > |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <sup>®</sup> Adress         Declaration         Name         Type           0.0         in         →>         value1         INT           2.0         in         →>         value2         INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Initial value     Comment       1. compa     >       2. compa     ->       CMP ==1                                                                                                                          |
| 0.0 in> value1 INT<br>2.0 in> value2 INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1. compa<br>2. compa<br>2. compa<br>->> CMP ==                                                                                                                                                              |
| 2.0 in> value2 INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2. compa                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |
| out <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                             |
| in_out <>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                             |
| temp T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |
| Block comment=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -[>] CMP >=D                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -[2] CMP <=D<br>-[5] CMP ==R                                                                                                                                                                                |
| Network 1: <title network="" of="">&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;Network comment=&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;STL FED LAD&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;СНР&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;222 (INT) ==I&lt;/td&gt;&lt;td&gt;Description:&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;Compare Integer For Equal To&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;???(INT)&lt;/td&gt;&lt;td&gt;Compare Integer For Equal To&lt;/td&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;· · · · · · · · · · · · · · · · · · ·&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;/tbody&gt;&lt;/table&gt;</title> |                                                                                                                                                                                                             |

- Click to the input left above and insert *value1*. Since these are block parameters a selection list of block parameters may be viewed by entering "#".
- Type in "#" and press the [Return] key.
- Choose the corresponding parameter and confirm it with the [Return] key.
- Proceed in the same way with the parameter value2.

The allocation to the corresponding output, here Q 124.0, takes place with the following proceeding:

• Click to the output at the right side of the operator.



- Open in the catalog the category "Bit logic" and select the function "--[=]". The inserting of "--=" corresponds to the WinPLC7 shortcut [F7].
- Insert the output Q 124.0 by clicking to the operand.



Adding a new For further comparisons the operations "CMP>I" at Q 124.1 and "CMP<I" at Q 124.2 are necessary. Create a network for both operations with the following proceeding:

- Move your mouse at an arbitrary position on the editor window and press the right mouse key.
- Select at the context menu "Insert new network". A dialog field is opened to enter the position and number of the networks.
- Proceed as described for "Network 1".
- Save the FC 1 with File > Save content of focused window respectively press [Strg]+[S].

After you have programmed the still missing networks, the FC 1 has the following structure:

| Network 1:             | Network              | title= |
|------------------------|----------------------|--------|
| Network comment=       |                      |        |
| STL FBD                | LAD                  |        |
| #valuel —<br>#value2 — | CMP<br>==I<br>       | Q124.0 |
| Network 2:             | Network              | title= |
| Network comment=       |                      |        |
| STL FBD                | LAD                  |        |
| #valuel —<br>#value2 — | CMP<br>≻I<br>        | Q124.1 |
| Network 3:             | Network              | title= |
| Network comment=       |                      |        |
| STL FBD                | LAD                  |        |
| #valuel —<br>#value2 — | СМР<br><i<br></i<br> | Q124.2 |

-

| Creating the block | The FC 1 is t |
|--------------------|---------------|
| OB 1               | To create     |

ne FC 1 is to be called from the cycle OB 1.

- To create the OB 1 either you select File > Create new block or click to button [Display OB 1] and create the OB 1.
- Change to the STL view.
- Type in "Call FC 1" and press the [Return] key. The FC parameters are automatically displayed and the following parameters are assigned:



 Save the OB 1 with File > Save content of focused window respectively press [Strg]+[S].

Test the PLC program in the Simulator With WinPLC7 there is the possibility to test your project in a *simulator*.

- Here select "Target: Simulator".
   WinPLC7 V4.19 CPU31XS.WS7

   E/e Edit Block ELC Vew FLC-Hask Extras Tools Window Help

   C-DOKUMENTE UND EINSTELLUNSENWASTICH-EIGENE DATEIENWS7/PRJ

   Target Simulator

   Sub-project...
   Blocks
   Target Simulator

   C-PU31XS
   2

   CFU31XS
  - Transfer the blocks to the simulator with **PLC** > Send all blocks.
  - Switch the CPU to RUN, by clicking to the photo "Switch/Operating mode" and select in the dialog window the button [Warm restart]. The displayed state changes from STOP to RUN.
  - To view the process image select **View** > *Display process image window*.
  - Double click to the process image and enter at "Line 2" the address PQB124. Confirm with [OK]. A value marked by red color corresponds to a logical "1".
  - Open the OB 1 with the button [Display OB 1].
  - Change the value of one variable, save the OB 1 and transfer it to the simulator. According to your settings the process image changes immediately. The status of your blocks may be displayed with Block > Monitoring On/Off.

Visualization via A further component of the simulator is the *PLC mask*. Here a CPU is graphically displayed, which may be expanded by digital and analog peripheral modules.

As soon as the CPU of the simulator is switched to RUN state, inputs may be activated by mouse and outputs may be displayed.

- Open the PLC mask with **view** > *PLC mask*. A CPU is graphically displayed.
- By clicking the right mouse button within the PLC mask the context menu is opened. Choose for this example "Insert 16-port digital input module". The module is displayed at the right side of the CPU.
- Double-click to the output module, open its properties dialog and enter the *Module address* 124.
- Switch the operating mode switch to RUN by means of the mouse. Your program is executed and displayed in the simulator, now.



Transfer PLC program to CPU and its execution

- For transfer to the CPU set the transfer mode to "Target: TCP/IP-Direct".
- For presetting the Ethernet data click to [...] and click to [Accessible nodes].
- Choose your network card and click to [Determining accessible nodes]. After a waiting time every accessible station is listed.
- Choose your CPU, which was provided with TCP/IP address parameters during the hardware configuration and click to [Confirm].
- Close the "Ethernet properties" dialog with [OK].
- Transfer the blocks to your CPU with **PLC** > Send all blocks.
- Switch your CPU to RUN state.
- Open the OB 1 with the button [Display OB 1].
- Change the value of one variable, save the OB 1 and transfer it to the CPU. According to your settings the process image changes immediately. The status of your blocks may be displayed with **Block** > *Monitoring On/Off.*

### Appendix

### A Index

| 3                       |            |
|-------------------------|------------|
| 3964R                   | 5-16       |
| A                       |            |
| Access options          | 1-8        |
| Addressing              | 4-7        |
| automatically           | 4-8        |
| Example                 | 4-9        |
| ASCII                   | 5-15       |
| Assembly                | 2-1        |
| Alignment               | 2-4, 4-2   |
| Approach                | 2-4, 4-2   |
| SPEED-Bus               | 2-5, 4-3   |
| Standard bus            | 2-4, 4-2   |
| В                       |            |
| Basics                  | 1-1        |
| Battery buffer          | 4-6        |
| Breakpoints             | 4-38       |
| С                       |            |
| Cabling                 | 2-8        |
| Front connectors        | 2-9        |
| Communication           |            |
| PG/OP                   | 4-10, 4-36 |
| RS485                   | 3-6        |
| Profibus                | 3-6        |
| PtP                     |            |
| Compatibility           | 1-7        |
| Core cross-section      |            |
| Cycle time surveillance |            |
|                         |            |

### D

| 0                                |
|----------------------------------|
| Deployment                       |
| CPU 4-1                          |
| Profibus6-1                      |
| PtP communication5-1             |
| Diagnostic                       |
| Buffer 4-51                      |
| E                                |
| EMC 2-11                         |
| Basic rules2-12                  |
| Environmental conditions 1-9     |
| ESD 1-9                          |
| Ethernet PG/OP channel4-10, 4-36 |
| Event-ID 4-51                    |
| F                                |
| Factory setting                  |

| Fast introduction                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Project engineering 4-15                                                                                                                                                                                                                                                                                                                                      |
| PtP communication 5-2                                                                                                                                                                                                                                                                                                                                         |
| Firmware                                                                                                                                                                                                                                                                                                                                                      |
| Info by Web page 4-43                                                                                                                                                                                                                                                                                                                                         |
| transfer 4-44                                                                                                                                                                                                                                                                                                                                                 |
| Update 4-42                                                                                                                                                                                                                                                                                                                                                   |
| G                                                                                                                                                                                                                                                                                                                                                             |
| GSD include4-16                                                                                                                                                                                                                                                                                                                                               |
| Н                                                                                                                                                                                                                                                                                                                                                             |
| Hardware configuration4-15                                                                                                                                                                                                                                                                                                                                    |
| Hardware description                                                                                                                                                                                                                                                                                                                                          |
| 1                                                                                                                                                                                                                                                                                                                                                             |
| ,<br>Initialization4-10                                                                                                                                                                                                                                                                                                                                       |
| Installation dimensions                                                                                                                                                                                                                                                                                                                                       |
| Installation guidelines2-1, 2-11                                                                                                                                                                                                                                                                                                                              |
| Interfaces                                                                                                                                                                                                                                                                                                                                                    |
| Ethernet PG/OP 3-4                                                                                                                                                                                                                                                                                                                                            |
| MPI                                                                                                                                                                                                                                                                                                                                                           |
| RS485 3-6                                                                                                                                                                                                                                                                                                                                                     |
| Profibus3-6                                                                                                                                                                                                                                                                                                                                                   |
| PtP                                                                                                                                                                                                                                                                                                                                                           |
| Interference influences2-11                                                                                                                                                                                                                                                                                                                                   |
| Isolation of conductors2-13                                                                                                                                                                                                                                                                                                                                   |
| 130121011 01 001000132-13                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                               |
| К                                                                                                                                                                                                                                                                                                                                                             |
| <i>K</i><br>Know-how protection4-47                                                                                                                                                                                                                                                                                                                           |
| K<br>Know-how protection4-47<br>L                                                                                                                                                                                                                                                                                                                             |
| <i>K</i><br>Know-how protection4-47                                                                                                                                                                                                                                                                                                                           |
| K<br>Know-how protection4-47<br>L                                                                                                                                                                                                                                                                                                                             |
| K         Know-how protection         L         LEDs         M         MCC         4-46                                                                                                                                                                                                                                                                       |
| K         Know-how protection         L         LEDs         3-5         M         MCC         Memory extension         4-46                                                                                                                                                                                                                                  |
| K         Know-how protection         L         LEDs         M         MCC         Memory extension         4-46         Memory management         3-5                                                                                                                                                                                                        |
| K         Know-how protection         L         LEDs         M         MCC         Memory extension         4-46         Memory management         3-5         MMC         4-35                                                                                                                                                                               |
| K         Know-how protection         L         LEDs       3-5         M         MCC       4-46         Memory extension       4-46         Memory management       3-5         MMC       4-35         -Cmd - Auto commands       4-49                                                                                                                        |
| K         Know-how protection         L         LEDs       3-5         M         MCC       4-46         Memory extension       4-46         Memory management       3-5         MMC       4-35         -Cmd - Auto commands       4-49         Project transfer       4-35                                                                                    |
| K         Know-how protection         L         LEDs       3-5         M         MCC       4-46         Memory extension       4-46         Memory management       3-5         MMC       4-35         -Cmd - Auto commands       4-49         Project transfer       4-35         Diagnostic       4-35                                                      |
| K         Know-how protection         L         LEDs       3-5         M         MCC       4-46         Memory extension       4-46         Memory management       3-5         MMC       4-35         -Cmd - Auto commands       4-49         Project transfer       4-35         Diagnostic       4-35         Modbus       5-18                            |
| K         Know-how protection         L         LEDs       3-5         M         MCC       4-46         Memory extension       4-46         Memory management       3-5         MMC       4-35         -Cmd - Auto commands       4-49         Project transfer       4-35         Diagnostic       4-35         Modbus       5-18         Example       5-23 |
| K         Know-how protection       4-47         L                                                                                                                                                                                                                                                                                                            |
| K         Know-how protection       4-47         L                                                                                                                                                                                                                                                                                                            |
| KKnow-how protection4-47LLLEDs3-5MMCCMCC4-46Memory extension4-46Memory management3-5MMC4-35-Cmd - Auto commands4-49Project transfer4-35Diagnostic4-35Modbus5-18Example5-23Function codes5-19Slave respond5-20Telegram5-19                                                                                                                                     |
| K         Know-how protection       4-47         L                                                                                                                                                                                                                                                                                                            |
| KKnow-how protection4-47LLLEDs3-5MMCCMCC4-46Memory extension4-46Memory management3-5MMC4-35-Cmd - Auto commands4-49Project transfer4-35Diagnostic4-35Modbus5-18Example5-23Function codes5-19Slave respond5-20Telegram5-19                                                                                                                                     |

| Overall reset 4-40             |
|--------------------------------|
| Factory setting4-41            |
| Overview                       |
| CPU 1-7                        |
| System 300 1-3                 |
| Р                              |
| Parameterization               |
| Modules 4-32                   |
| Standard CPU parameters 4-21   |
| VIPA spec. CPU parameters 4-28 |
| PG/OP channel 4-10, 4-36       |
| pkg-files 4-42                 |
| PLC functions 4-56             |
| Power supply 1-9, 3-5          |
| Procedures 5-16                |
| Process image 4-7              |
| Profibus                       |
| Baud rate6-7                   |
| Connectors6-8                  |
| De-isolating lengths6-9        |
| Installation guidelines6-7     |
| Line termination6-9            |
| Transfer medium6-7             |
| Profibus DP master 6-1         |
| Commissioning6-10              |
| Deployment as DP slave6-5      |
| Interface3-7                   |
| Overview6-2                    |
| Start-up behavior6-10          |
| Synchronization4-29            |
| Project engineering 4-15       |
| Bus extension4-7               |
| Fast introduction4-15          |
| Steps4-17                      |
| Transfer 4-33                  |
| Project transfer 4-33          |
| Properties 3-2                 |
| PtP communication 5-1          |
| 3964R5-16                      |

| ASCII                    | . 5-15 |
|--------------------------|--------|
| Broadcast                | . 5-17 |
| Communication            | 5-9    |
| Error messages 5-8, 5-10 | , 5-13 |
| Fast introduction        |        |
| Modbus                   | . 5-18 |
| Parameterization         | 5-6    |
| Principle data transfer  | 5-3    |
| Protocols                | . 5-15 |
| RS485 interface          | 5-4    |
| SFCs                     | 5-9    |
| STX/ETX                  | . 5-15 |
| USS                      | . 5-17 |
| R                        |        |
| RS485                    | 3-7    |
| S                        |        |
| Safety Information       | 1-2    |
| Shock resistance         | 1-9    |
| SPEED-Bus                | 1-9    |
| Addressing               | 4-9    |
| Assembly2-               | 5, 4-3 |
| Firmware update          |        |
| Project engineering      | . 4-15 |
| Start-up behavior        |        |
| Structure                | 3-3    |
| STX/ETX                  | .5-15  |
| Т                        |        |
| Technical data           | 3-8    |
| Test functions           | . 4-55 |
| U                        |        |
| USS                      | . 5-17 |
| W                        |        |
| Watchdog                 | . 4-39 |
| Web page4-10             |        |
| WinPLC7                  |        |
| wld files4-35            |        |
|                          |        |